Chapter 16 Dual Output Voltage Regulator (VREG3V3V2) Block Description
466
MC9S12C-Family / MC9S12GC-Family
Freescale Semiconductor
Rev 01.24
16.2.3
V
DD
, V
SS
— Regulator Output1 (Core Logic)
Signals V
DD
/V
SS
are the primary outputs of VREG3V3V2 that provide the power supply for the core
logic. These signals are connected to device pins to allow external decoupling capacitors (100 nF...220 nF,
X7R ceramic).
In Shutdown Mode an external supply at V
DD
/V
SS
can replace the voltage regulator.
16.2.4
V
DDPLL
, V
SSPLL
— Regulator Output2 (PLL)
Signals V
DDPLL
/V
SSPLL
are the secondary outputs of VREG3V3V2 that provide the power supply for the
PLL and oscillator. These signals are connected to device pins to allow external decoupling capacitors
(100 nF...220 nF, X7R ceramic).
In Shutdown Mode an external supply at V
DDPLL
/V
SSPLL
can replace the voltage regulator.
16.2.5
V
REGEN
— Optional Regulator Enable
This optional signal is used to shutdown VREG3V3V2. In that case V
DD
/V
SS
and V
DDPLL
/V
SSPLL
must
be provided externally. Shutdown Mode is entered with V
REGEN
being low. If V
REGEN
is high, the
VREG3V3V2 is either in Full Performance Mode or in Reduced Power Mode.
For the connectivity of V
REGEN
see device overview chapter.
NOTE
Switching from FPM or RPM to shutdown of VREG3V3V2 and vice versa
is not supported while the MCU is powered.
16.3
Memory Map and Register Definition
This subsection provides a detailed description of all registers accessible in VREG3V3V2.
16.3.1
Module Memory Map
provides an overview of all used registers.
Table 16-2. VREG3V3V2 Memory Map
Address
Offset
Use
Access
0x0000
VREG3V3V2 Control Register (VREGCTRL)
R/W
Summary of Contents for MC9S12C Family
Page 689: ......