Chapter 20 96 Kbyte Flash Module (S12FTS96KV1)
586
MC9S12C-Family / MC9S12GC-Family
Freescale Semiconductor
Rev 01.24
20.3.2.4
Flash Configuration Register (FCNFG)
The FCNFG register enables the Flash interrupts and gates the security backdoor key writes.
CBEIE, CCIE, and KEYACC are readable and writable while remaining bits read 0 and are not writable.
KEYACC is only writable if the KEYEN bit in the FSEC register is set to the enabled state (see
20.3.2.5
Flash Protection Register (FPROT)
The FPROT register defines which Flash sectors are protected against program or erase.
The FPROT register is readable in normal and special modes. FPOPEN can only be written from a 1 to a 0.
FPLS[1:0] can be written anytime until FPLDIS is cleared.
FPHS[1:0] can be written anytime until
Module Base + 0x0003
7
6
5
4
3
2
1
0
R
CBEIE
CCIE
KEYACC
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
Figure 20-9. Flash Configuration Register (FCNFG)
Table 20-8. FCNFG Field Descriptions
Field
Description
7
CBEIE
Command Buffer Empty Interrupt Enable
— The CBEIE bit enables the interrupts in case of an empty
command buffer in the Flash module.
0 Command Buffer Empty interrupts disabled
1 An interrupt will be requested whenever the CBEIF flag is set (see
6
CCIE
Command Complete Interrupt Enable
— The CCIE bit enables the interrupts in case of all commands being
completed in the Flash module.
0 Command Complete interrupts disabled
1 An interrupt will be requested whenever the CCIF flag is set (see
5
KEYACC
Enable Security Key Writing
.
0 Flash writes are interpreted as the start of a command write sequence
1 Writes to the Flash array are interpreted as a backdoor key while reads of the Flash array return invalid data
Module Base + 0x0004
7
6
5
4
3
2
1
0
R
FPOPEN
NV6
FPHDIS
FPHS1
FPHS0
FPLDIS
FPLS1
FPLS0
W
Reset
F
F
F
F
F
F
F
F
Figure 20-10. Flash Protection Register (FPROT)
Summary of Contents for MC9S12C Family
Page 689: ......