Appendix B Emulation Information
Freescale Semiconductor
MC9S12C-Family / MC9S12GC-Family
679
Rev 01.24
Appendix B
Emulation Information
B.1
General
For emulation, external addressing of a 128K memory map is required. This is provided in a 112 LQFP
package version of the MC9S12C128 which includes the 3 necessary extra external address bus signals via
Port K. This package version is for emulation only and not provided as a general production package.
Figure B-1. Pin Assignments in 112-Pin LQFP
VRH
VDDA
NC
PAD07/AN07
NC
PAD06/AN06
NC
PAD05/AN05
NC
PAD04/AN04
NC
PAD03/AN03
NC
PAD02/AN02
NC
PAD01/AN01
NC
PAD00/AN00
VSS2
VDD2
PA7/ADDR15/DATA15
PA6/ADDR14/DATA14
PA5/ADDR13/DATA13
PA4/ADDR12/DATA12
PA3/ADDR11/DATA11
PA2/ADDR10/DATA10
PA1/ADDR9/DATA9
PA0/ADDR8/DATA8
PP4/KWP4/PW4
PP5/KPW5/PWM
NC
PP7/KWP7/PW7
NC
V
DDX
V
SSX
PM0/RXCAN
PM1/TXCAN
PM2/MIS
PM3/
SS
PM4/MOSI
PM5/SCK
PJ6/KWJ6
PJ7/KWJ7
NC
NC
PP6/KWP6/R
OMONE
NC
NC
PS3
PS2
PS1/TXD
PS0/RXD
NC
NC
VSSA
VRL
PW3/KWP3/PP3
PW2/KWP2/PP2
PW1/KWP1/PP1
/PW0/KWP0/PP0
NC
XADDR16/PK2
XADDR15/PK1
XADDR14/PK0
IOC0/PT0
IOC1/PT1
IOC2/PT2
IOC3/PT3
VDD1
VSS1
IOC4/PT4
IOC5/PT5
IOC6/PT6
IOC7/PT7
NC
NC
NC
NC
MODC/TAGHI/BKGD
ADDR0/DATA0/PB0
ADDR1/DATA1/PB1
ADDR2/DATA2/PB2
ADDR3/DATA3/PB3
ADDR4/DATA4/PB4
ADDR5/D
AT
A5/PB5
ADDR6/D
AT
A6/PB6
ADDR7/D
AT
A7/PB7
NC
NC
NC
NC
XCLKS/NO
A
CC/PE7
MODB/IPIPE1/PE6
MOD
A/IPIPE0/PE5
ECLK/PE4
VSSR
VDDR
RESET
VDDPLL
XFC
VSSPLL
EXT
AL
XT
AL
TEST
NC
NC
NC
NC
LSTRB/
TA
GLO/PE3
R/
W/PE2
IRQ/PE1
XIRQ/PE0
Signals shown in
Bold
are available only in the 112 Pin Package. Pins marked "NC" are not connected
MC9S12C128
112
111
110
109
108
107
106
105
104
103
102
101
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
84
83
82
81
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
Summary of Contents for MC9S12C Family
Page 689: ......