Analog-to-Digital Converter (ADC12B12CV1) Block Description
MC9S12XHY-Family Reference Manual, Rev. 1.01
320
Freescale Semiconductor
0x0003
ATDCTL3
R
DJM
S8C
S4C
S2C
S1C
FIFO
FRZ1
FRZ0
W
0x0004
ATDCTL4
R
SMP2
SMP1
SMP0
PRS[4:0]
W
0x0005
ATDCTL5
R
0
SC
SCAN
MULT
CD
CC
CB
CA
W
0x0006
ATDSTAT0
R
SCF
0
ETORF
FIFOR
CC3
CC2
CC1
CC0
W
0x0007
Unimple-
mented
R
0
0
0
0
0
0
0
0
W
0x0008
ATDCMPEH
R
0
0
0
0
CMPE[11:8]
W
0x0009
ATDCMPEL
R
CMPE[7:0]
W
0x000A
ATDSTAT2H
R
0
0
0
0
CCF[11:8]
W
0x000B
ATDSTAT2L
R
CCF[7:0]
W
0x000C
ATDDIENH
R
0
0
0
0
IEN[11:8]
W
0x000D
ATDDIENL
R
IEN[7:0]
W
0x000E ATDCMPHTH
R
0
0
0
0
CMPHT[11:8]
W
0x000F ATDCMPHTL
R
CMPHT[7:0]
W
0x0010
ATDDR0
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
0x0012
ATDDR1
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
0x0014
ATDDR2
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
0x0016
ATDDR3
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
0x0018
ATDDR4
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
0x001A
ATDDR5
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
0x001C
ATDDR6
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
0x001E
ATDDR7
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
0x0020
ATDDR8
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
0x0022
ATDDR9
R
See
Section 10.3.2.12.1, “Left Justified Result Data (DJM=0)”
and
Section 10.3.2.12.2, “Right Justified Result Data (DJM=1)”
W
Address
Name
Bit 7
6
5
4
3
2
1
Bit 0
= Unimplemented or Reserved
Figure 10-2. ADC12B12C Register Summary (Sheet 2 of 3)
electronic components distributor