Liquid Crystal Display (LCD40F4BV2) Block Description
MC9S12XHY-Family Reference Manual, Rev. 1.01
554
Freescale Semiconductor
17.3.2.3
LCD Frontplane Enable Register 0–3 (FPENR0–FPENR4)
These bits enable the frontplane output waveform on the corresponding frontplane pin when LCDEN = 1.
Read: anytime
Write: anytime
Module Base + 0x0002
7
6
5
4
3
2
1
0
R
FP7EN
FP6EN
FP5EN
FP4EN
FP3EN
FP2EN
FP1EN
FP0EN
W
Reset
0
0
0
0
0
0
0
0
Figure 17-4. LCD Frontplane Enable Register 0 (FPENR0)
Module Base + 0x0003
7
6
5
4
3
2
1
0
R
FP15EN
FP14EN
FP13EN
FP12EN
FP11EN
FP10EN
FP9EN
FP8EN
W
Reset
0
0
0
0
0
0
0
0
Figure 17-5. LCD Frontplane Enable Register 1 (FPENR1)
Module Base + 0x0004
7
6
5
4
3
2
1
0
R
FP23EN
FP22EN
FP21EN
FP20EN
FP19EN
FP18EN
FP17EN
FP16EN
W
Reset
0
0
0
0
0
0
0
0
Figure 17-6. LCD Frontplane Enable Register 2 (FPENR2)
Module Base + 0x0005
7
6
5
4
3
2
1
0
R
FP31EN
FP30EN
FP29EN
FP28EN
FP27EN
FP26EN
FP25EN
FP24EN
W
Reset
0
0
0
0
0
0
0
0
Figure 17-7. LCD Frontplane Enable Register 3 (FPENR3)
Module Base + 0x0005
7
6
5
4
3
2
1
0
R
FP39EN
FP38EN
FP37EN
FP36EN
FP35EN
FP34EN
FP33EN
FP32EN
W
Reset
0
0
0
0
0
0
0
0
Figure 17-8. LCD Frontplane Enable Register 4 (FPENR4)
electronic components distributor