Port Integration Module (S12XHYPIMV1)
MC9S12XHY-Family Reference Manual, Rev. 1.01
Freescale Semiconductor
77
Key
Wak
eup
0x0288
PIET—Port T Interrupt Enable Register
R/W
0x00
2.3.73/2-133
0x0289
PIFT—Port T Interrupt Flag Register
R/W
0x00
2.3.74/2-134
0x028A
PIES—Port S Interrupt Enable Register
R/W
0x00
2.3.75/2-134
0x028B
PIFS—Port S Interrupt Flag Register
R/W
0x00
2.3.76/2-135
0x028C
PIE1AD—Port AD Interrupt Enable Register
R/W
0x00
2.3.77/2-135
0x028D
PIF1AD—Port AD Interrupt Flag Register
R/W
0x00
2.3.78/2-136
0x028E
PIER—Port R Interrupt Enable Register
R/W
0x00
2.3.79/2-136
0x028F
PIFR—Port R Interrupt Flag Register
R/W
0x00
2.3.80/2-137
U
0x0290
PTU—Port U Data Register
R/W
0x00
2.3.81/2-137
0x0291
PTIU—Port U input Register
R
3
2.3.82/2-138
0x0292
DDRU—Port U Data Direction Register
R/W
0x00
2.3.83/2-139
0x0293
PIM Reserved
R
0x00
2.3.84/2-139
0x0294
PERU—Port U Pull Device Enable Register
R/W
0x00
2.3.85/2-140
0x0295
PPSU—Port U Polarity Select Register
R/W
0x00
2.3.86/2-140
0x0296
SRRU—Port U Slew Rate Register
R/W
0x00
2.3.87/2-141
0x0297
PTURR— Port S Routing Register PIM Reserved
R
0x00
2.3.88/2-141
V
0x0298
PTV—Port V Data Register
R/W
0x00
2.3.89/2-143
0x0299
PTIV—Port V Input Register
R
3
2.3.90/2-145
0x029A
DDRV—Port V Data Direction Register
R/W
0x00
2.3.91/2-146
0x029B
PIM Reserved
R
0x00
2.3.92/2-148
0x029C
PERV—Port V Pull Device Enable Register
R/W
0x00
2.3.93/2-148
0x029D
PPSV—Port V Polarity Select Register
R/W
0x00
2.3.94/2-148
0x029E
SRRV—Port V Slew Rate Register
R/W
0x00
2.3.95/2-149
0x029F
PTVRR— Port S Routing Register
R
0x00
2.3.96/2-150
1
Refer to memory map in SoC Guide to determine related module
2
Write access not applicable for one or more register bits. Refer to register description
3
Read always returns logic level on pins.
Register
Name
Bit 7
6
5
4
3
2
1
Bit 0
0x0000
PORTA
R
PA7
PA6
PA5
PA4
PA3
PA2
PA1
PA0
W
= Unimplemented or Reserved
Table 2-2. Block Memory Map (continued)
Port
Offset or
Address
Register
Access
Reset Value
Section/Page
electronic components distributor