Port Integration Module (S12XHYPIMV1)
MC9S12XHY-Family Reference Manual, Rev. 1.01
98
Freescale Semiconductor
2.3.22
Port S Data Register (PTS)
4
PTTRR
Port T data direction—
This register controls the routing of IOC0_4.
0 IOC0_4 routed to PT4
1 IOC0_4 routed to PV0
[3:2]
PTTRR
Port T data direction—
This register controls the routing of IOC0_6.
00 IOC0_6 routed to PT6
01 IOC0_6 routed to PR0
10 IOC0_6 routed to PV4
11 IOC0_6 routed to PT6(reserved)
1
PTTRR
Port T data direction—
This register controls the routing of IOC1_7.
0 IOC1_7routed to PT3
1 IOC1_7 routed to PR3
0
PTTRR
Port T data direction—
This register controls the routing of IOC1_6.
0 IOC1_6 routed to PT2
1 IOC1_6 routed to PR2
Address 0x0248
Access: User read/write
1
1
Read: Anytime The data source is depending on the data direction value.
Write: Anytime
7
6
5
4
3
2
1
0
R
PTS7
PTS6
PTS5
PTS4
PTS3
PTS2
PTS1
PTS0
W
PWM3
PWM2
PWM1
PWM0
—
—
PWM7
PWM6
SDA
—
—
SCL
—
—
—
—
Altern.
Function
SS
SCK
MOSI
MISO
TXCAN
RXCAN
TXD
RXD
Reset
0
0
0
0
0
0
0
0
Figure 2-20. Port S Data Register (PTS)
Table 2-16. Port T Routing Register Field Descriptions (continued)
Field
Description
electronic components distributor