Chapter 2 Port Integration Module (S12ZVHYPIMV1)
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
Freescale Semiconductor
81
AD
PAD7
AN0_7
I
ADC0 analog input 7
GPIO
PTADL[7]/
KWADL[7]
I/O General-purpose; with interrupt and wakeup
PAD6
AN0_6
I
ADC0 analog input 6
PTADL[6]/
KWADL[6]
I/O General-purpose; with interrupt and wakeup
PAD5
AN0_5
I
ADC0 analog input 5
PTADL[5]/
KWADL[5]
I/O General-purpose; with interrupt and wakeup
PAD4
AN0_4
I
ADC0 analog input 4
PTADL[4]/
KWADL[4]
I/O General-purpose; with interrupt and wakeup
PAD3
AN0_3
I
ADC0 analog input 3
PTADL[3]/
KWADL[3]
I/O General-purpose; with interrupt and wakeup
PAD2
AN0_2
I
ADC0 analog input 2
PTADL[2]/
KWADL[2]
I/O General-purpose; with interrupt and wakeup
PAD1
AN0_1
I
ADC0 analog input 1
PTADL[1]/
KWADL[1]
I/O General-purpose; with interrupt and wakeup
PAD0
AN0_0
I
ADC0 analog input 0
PTADL[0]/
KWADL[0]
I/O General-purpose; with interrupt and wakeup
Port Pin Name
Pin Function
& Priority
(1)
I/O
Description
Routing Register
Pin
Function
after Reset