Appendix P Detailed Register Address Map
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
860
Freescale Semiconductor
0x0640–0x06BF Reserved
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x0640-
0x06BF
Reserved
R
0
0
0
0
0
0
0
0
W
0x06C0–0x06DF Clock and Power Management (CPMU_UHV)
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x06C0
CPMU
RESERVED00
R
0
0
0
0
0
0
0
0
W
0x06C1
CPMU
RESERVED01
R
0
0
0
0
0
0
0
0
W
0x06C2
CPMU
RESERVED02
R
0
0
0
0
0
0
0
0
W
0x06C3
CPMURFLG
R
0
PORF
LVRF
0
COPRF
0
OMRF
PMRF
W
0x06C4
CPMU
SYNR
R
VCOFRQ[1:0]
SYNDIV[5:0]
W
0x06C5
CPMU
REFDIV
R
REFFRQ[1:0]
0
0
REFDIV[3:0]
W
0x06C6
CPMU
POSTDIV
R
0
0
0
POSTDIV[4:0]
W
0x06C7
CPMUIFLG
R
RTIF
0
0
LOCKIF
LOCK
0
OSCIF
UPOSC
W
0x06C8
CPMUINT
R
RTIE
0
0
LOCKIE
0
0
OSCIE
0
W
0x06C9
CPMUCLKS
R
PLLSEL
PSTP
CSAD
COP
OSCSEL1
PRE
PCE
RTI
OSCSEL
COP
OSCSEL0
W
0x06CA
CPMUPLL
R
0
0
FM1
FM0
0
0
0
0
W
0x06CB
CPMURTI
R
RTDEC
RTR6
RTR5
RTR4
RTR3
RTR2
RTR1
RTR0
W
0x06CC
CPMUCOP
R
WCOP
RSBCK
0
0
0
CR2
CR1
CR0
W
WRTMAS
K
0x06CD
RESERVED
CPMUTEST0
R
0
0
0
0
0
0
0
0
W