Appendix P Detailed Register Address Map
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
Freescale Semiconductor
861
0x06CE
RESERVED
CPMUTEST1
R
0
0
0
0
0
0
0
0
W
0x06CF
CPMU
ARMCOP
R
0
0
0
0
0
0
0
0
W
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
0x06D0
CPMU
HTCTL
R
0
0
VSEL
0
HTE
HTDS
HTIE
HTIF
W
0x06D1
CPMU
LVCTL
R
0
0
0
0
0
LVDS
LVIE
LVIF
W
0x06D2
CPMU
APICTL
R
APICLK
0
0
APIES
APIEA
APIFE
APIE
APIF
W
0x06D3
CPMUACLKT
R
R
ACLKTR5 ACLKTR4 ACLKTR3 ACLKTR2 ACLKTR1 ACLKTR0
0
0
W
0x06D4 CPMUAPIRH
R
APIR15
APIR14
APIR13
APIR12
APIR11
APIR10
APIR9
APIR8
W
0x06D5
CPMUAPIRL
R
APIR7
APIR6
APIR5
APIR4
APIR3
APIR2
APIR1
APIR0
W
0x06D6
RESERVED
CPMUTEST3
R
0 0
0 0 0 0 0 0
W
0x06D7
CPMUHTTR
R
HTOE
0
0
0
HTTR3
HTTR2
HTTR1
HTTR0
W
0x06D8
CPMU
IRCTRIMH
R
TCTRIM[4:0]
0
IRCTRIM[9:8]
W
0x06D9
CPMU
IRCTRIML
R
IRCTRIM[7:0]
W
0x06DA
CPMUOSC
R
OSCE
0
Reserved
0
0
0
0
0
W
0x06DB
CPMUPROT
R
0
0
0
0
0
0
0
PROT
W
0x06DC
RESERVED
CPMUTEST2
R
0
0
0 0 0 0
0
0
W
0x06DD
CPMU
VREGCTL
R
0
0
0
0
0
0
EXTXON
INTXON
W
0x06DE
CPMUOSC2
R
0
0
0
0
0
0
OMRE
OSCMOD
W
0x06DF
CPMU
RESERVED1F
R
0
0
0
0
0
0
0
0
W
0x06C0–0x06DF Clock and Power Management (CPMU_UHV)
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0