Chapter 2 Port Integration Module (S12ZVHYPIMV1)
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
92
Freescale Semiconductor
2.3.2.3
Module Routing Register 2 (MODRR2)
1
PWM2RR
Module Routing Register
— PWM2 routing
1 PWM2 to PA5
0 PWM2 to PP2
0
PWM0RR
Module Routing Register
— PWM0 routing
1 PWM0 to PA4
0 PWM0 to PP0
Address 0x0202
Access: User read/write
(1)
1. Read: Anytime
Write: Once in normal, anytime in special mode
7
6
5
4
3
2
1
0
R
0
0
SCI1RR
IIC0RR
0
0
T1IC0RR1
T1IC0RR0
W
SCI1
IIC0 TIM1
IC0
Reset
0
0
0
0
0
0
0
0
Figure 2-3. Module Routing Register 2 (MODRR2)
Table 2-4. MODRR2 Routing Register Field Descriptions
Field
Description
5
SCI1RR
Module Routing Register
— SCI1 routing
1 TXD1 on PP7; RXD1 on PP5
0 TXD1 on PC7; RXD1 on PC6
4
IIC0RR
Module Routing Register
— IIC0 routing
1 SCL0 on PA2; SDA0 on PA3
0 SCL0 on PS4; SDA0 on PS5
1-0
T1IC0RR1-0
Module Routing Register
— TIM1 IC0 routing
11 TIM1 input capture channel 0 is connected to RXD1
10 TIM1 input capture channel 0 is connected to RXD0
01 TIM1 input capture channel 0 is connected to RTC’s CALCLK
00 TIM1 input capture channel 0 is connected to PT0
Table 2-3. MODRR1 Routing Register Field Descriptions
Field
Description