General Purpose I/O Module
MCF52110 ColdFire® Integrated Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
13-11
Preliminary
13.6.5.1
Dual-Function Pin Assignment Registers
The dual function pin assignment registers allow each pin controlled by each register bit to be configured
for the primary function or the GPIO function. The fields are described in
, which applies to all
dual-function registers.
.
13.6.5.2
Quad Function Pin Assignment Registers
The quad function pin assignment registers allow each pin controlled by each register bit to be configured
for the primary, alternate 1 (secondary), alternate 2 (tertiary), and GPIO (quaternary) functions. The fields
are described in
, which applies to all quad-function registers.
IPSBAR
Offsets:
0x10_0074 (PDDPAR)
0x10_006A (PANPAR)
Access: User read/write
7
6
5
4
3
2
1
0
R
P
n
PAR7
P
n
PAR6
P
n
PAR5
P
n
PAR4
P
n
PAR3
P
n
PAR2
P
n
PAR1
P
n
PAR0
W
Reset:
0
0
0
0
0
0
0
0
Figure 13-22. Dual-Function Pin Assignment Registers with Bits 7:0 Implemented (PDDPAR, PANPAR)
IPSBAR
Offsets:
0x10_0070 (PTDPAR)
0x10_0073 (PUCPAR)
Access: User read/write
7
6
5
4
3
2
1
0
R
0
0
0
0
P
n
PAR3
P
n
PAR2
P
n
PAR1
P
n
PAR0
W
Reset:
0
0
0
0
0
0
0
0
Figure 13-23. Dual-Function Pin Assignment Registers with Bits 3:0 Implemented (PTDPAR, PUCPAR)
Table 13-6. Dual-Function P
n
PAR Field Descriptions
Field
Description
P
n
PARx
P
n
PARx pin assignment register bits.
1 Pin assumes the primary function
0 Pin assumes the GPIO function