General Purpose Timer Module (GPT)
MCF52110 ColdFire® Integrated Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
20-7
Preliminary
20.6.4
GPT Output Compare 3 Data Register (GPTOC3D)
NOTE
A successful channel 3 output compare overrides any channel 2:0 compares.
For each OC3M bit that is set, the output compare action reflects the
corresponding OC3D bit.
20.6.5
GPT Counter Register (GPTCNT)
Table 20-6. GPTOC3M Field Descriptions
Field
Description
7–4
Reserved, should be cleared.
3–0
OC3M
Output compare 3 mask. Setting an OC3M bit configures the corresponding PORTT
n
pin to be an output. OC3M
n
makes the GPT port pin an output regardless of the data direction bit when the pin is configured for output compare
(IOSx = 1). The OC3M
n
bits do not change the state of the PORTT
n
DDR bits. These bits are read anytime, write
anytime.
1 Corresponding PORTT
n
pin configured as output
0 No effect
IPSBAR
Offset: 0x1A_0003 (GPTOC3D)
Access: Supervisor read/write
7
6
5
4
3
2
1
0
R
0
0
0
0
OC3D
W
Reset:
0
0
0
0
0
0
0
0
Figure 20-5. GPT Output Compare 3 Data Register (GPTOC3D)
Table 20-7. GPTOC3D Field Descriptions
Field
Description
7–4
Reserved, should be cleared.
3–0
OC3D
Output compare 3 data. When a successful channel 3 output compare occurs, these bits transfer to the PORTT
n
data register if the corresponding OC3M
n
bits are set. These bits are read anytime, write anytime.
IPSBAR
Offset: 0x1A_0004 (GPTCNT)
Access: Supervisor read-only
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
CNTR
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 20-6. GPT Counter Register (GPTCNT)