Sign
al Descrip
tio
n
s
MCF521
10 ColdFire®
Integr
ated Micr
ocontr
oller
Re
fe
re
nce
Ma
n
u
a
l,
Re
v
. 1
F
reescale Sem
ic
o
nductor
2-3
Preli
m
inar
y
Table 2-1. Pin Functions by Primary and Alternate Purpose
Pin
Group
Primary
Function
Secondary
Function
Tertiary
Function
Quaternary
Function
Drive
Strength /
Control
1
Slew Rate /
Control
1
Pull-up /
Pull-down
2
Pin on
100 LQFP
Pin on 81
MAPBGA
Pin on 64
LQFP/QFN
ADC
AN7
—
—
GPIO
Low
FAST
—
51
H9
33
AN6
—
—
GPIO
Low
FAST
—
52
G9
34
AN5
—
—
GPIO
Low
FAST
—
53
G8
35
AN4
—
—
GPIO
Low
FAST
—
54
F9
36
AN3
—
—
GPIO
Low
FAST
—
46
G7
28
AN2
—
—
GPIO
Low
FAST
—
45
G6
27
AN1
—
—
GPIO
Low
FAST
—
44
H6
26
AN0
—
—
GPIO
Low
FAST
—
43
J6
25
SYNCA
3
—
—
—
N/A
N/A
—
—
—
—
SYNCB
3
—
—
—
N/A
N/A
—
—
—
—
VDDA
—
—
—
N/A
N/A
—
50
H8
32
VSSA
—
—
—
N/A
N/A
—
47
H7, J9
29
VRH
—
—
—
N/A
N/A
—
49
J8
31
VRL
—
—
—
N/A
N/A
—
48
J7
30
Clock
Generation
EXTAL
—
—
—
N/A
N/A
—
73
B9
47
XTAL
—
—
—
N/A
N/A
—
72
C9
46
VDDPLL
—
—
—
N/A
N/A
—
74
B8
48
VSSPLL
—
—
—
N/A
N/A
—
71
C8
45
Debug Data
ALLPST
—
—
—
High
FAST
—
86
A6
55
DDATA[3:0]
—
—
GPIO
High
FAST
—
84,83,78,77
—
—
PST[3:0]
—
—
GPIO
High
FAST
—
70,69,66,65
—
—
I
2
C
SCL0
—
UTXD2
GPIO
PDSR[0]
PSRR[0]
pull-up
4
10
E1
8
SDA0
—
URXD2
GPIO
PDSR[0]
PSRR[0]
pull-up
4
11
E2
9