Register Memory Map Quick Reference
MCF52110 ColdFire® Integrated Microcontroller Reference Manual, Rev. 1
A-18
Freescale Semiconductor
Preliminary
0x1B_0014
PWM Channel Period Register 0
PWMPER0
8
0x1B_0015
PWM Channel Period Register 1
PWMPER1
8
0x1B_0016
PWM Channel Period Register 2
PWMPER2
8
0x1B_0017
PWM Channel Period Register 3
PWMPER3
8
0x1B_0018
PWM Channel Period Register 4
PWMPER4
8
0x1B_0019
PWM Channel Period Register 5
PWMPER5
8
0x1B_001A
PWM Channel Period Register 6
PWMPER6
8
0x1B_001B
PWM Channel Period Register 7
PWMPER7
8
0x1B_001C
PWM Channel Duty Register 0
PWMDTY0
8
0x1B_001D
PWM Channel Duty Register 1
PWMDTY1
8
0x1B_001E
PWM Channel Duty Register 2
PWMDTY2
8
0x1B_001F
PWM Channel Duty Register 3
PWMDTY3
8
0x1B_0020
PWM Channel Duty Register 4
PWMDTY4
8
0x1B_0021
PWM Channel Duty Register 5
PWMDTY5
8
0x1B_0022
PWM Channel Duty Register 6
PWMDTY6
8
0x1B_0023
PWM Channel Duty Register 7
PWMDTY7
8
0x1B_0024
PWM Shutdown Register
PWMSDN
8
Flash Registers
0x1D_0000
CFM Configuration Register
CFMMCR
16
0x1D_0002
CFM Clock Divider Register
CFMCLKD
8
0x1D_0008
CFM Security Register
CFMSEC
32
0x1D_0010
CFM Protection Register
CFMPROT
32
0x1D_0014
CFM Supervisor Access Register
CFMSACC
32
0x1D_0018
CFM Data Access Register
CFMDACC
32
0x1D_0020
CFM User Status Register
CFMUSTAT
8
0x1D_0024
CFM Command Register
CFMCMD
8
0x1D_004A
CFM Clock Select Register
CFMCLKSEL
16
1
UMR1
n
, UMR2
n
, and UCSR
n
should be changed only after the receiver/transmitter is issued a software reset command.
That is, if channel operation is not disabled, undesirable results may occur.
Table A-3. Register Memory Map (continued)
Address
Name
Mnemonic
Size (bits)