ColdFire Core
MCF52110 ColdFire® Integrated Microcontroller Reference Manual, Rev. 1
3-30
Freescale Semiconductor
Preliminary
3.3.5.6
MAC Instruction Execution Times
move.w
CCR,Dx
1(0/0)
—
—
—
—
—
—
—
move.w
<ea>,CCR
1(0/0)
—
—
—
—
—
—
1(0/0)
move.w
SR,Dx
1(0/0)
—
—
—
—
—
—
—
move.w
<ea>,SR
7(0/0)
—
—
—
—
—
—
7(0/0)
2
movec
Ry,Rc
9(0/1)
—
—
—
—
—
—
—
movem.l
<ea>,&list
—
1+n(n/0)
—
—
1+n(n/0)
—
—
—
movem.l
&list,<ea>
—
1+n(0/n)
—
—
1+n(0/n)
—
—
—
nop
3(0/0)
—
—
—
—
—
—
—
pea
<ea>
—
2(0/1)
—
—
2(0/1)
4
3(0/1)
5
2(0/1)
—
pulse
1(0/0)
—
—
—
—
—
—
—
stldsr
#imm
—
—
—
—
—
—
—
5(0/1)
stop
#imm
—
—
—
—
—
—
—
3(0/0)
3
trap
#imm
—
—
—
—
—
—
—
15(1/2)
tpf
1(0/0)
—
—
—
—
—
—
—
tpf.w
1(0/0)
—
—
—
—
—
—
—
tpf.l
1(0/0)
—
—
—
—
—
—
—
unlk
Ax
2(1/0)
—
—
—
—
—
—
—
wddata
<ea>
—
3(1/0)
3(1/0)
3(1/0)
3(1/0)
4(1/0)
3(1/0)
—
wdebug
<ea>
—
5(2/0)
—
—
5(2/0)
—
—
—
1
n is the number of registers moved by the MOVEM opcode.
2
If a MOVE.W #imm,SR instruction is executed and imm[13] equals 1, the execution time is 1(0/0).
3
The execution time for STOP is the time required until the processor begins sampling continuously for interrupts.
4
PEA execution times are the same for (d16,PC).
5
PEA execution times are the same for (d8,PC,Xn*SF).
Table 3-17. MAC Instruction Execution Times
Opcode
<EA>
Effective Address
Rn
(An)
(An)+
-(An)
(d16,An)
(d8,An,
Xn*SF)
xxx.wl
#xxx
mac.l
Ry, Rx
3(0/0)
—
—
—
—
—
—
—
mac.l
Ry, Rx, <ea>, Rw
—
4(1/0)
4(1/0)
4(1/0)
—
—
—
mac.w
Ry, Rx
1(0/0)
—
—
—
—
—
—
—
mac.w
Ry, Rx, <ea>, Rw
—
2(1/0)
2(1/0)
2(1/0)
2(1/0)
1
—
—
—
Table 3-16. Miscellaneous Instruction Execution Times (continued)
Opcode
<EA>
Effective Address
Rn
(An)
(An)+
-(An)
(d16,An)
(d8,An,Xn*SF)
xxx.wl
#xxx