Power Management
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
9-19
Edge port
Enabled
Interrupt
Enabled
Interrupt
Stopped
Interrupt
Programmable Interrupt Timers
Enabled
Interrupt
Program
Interrupt
Stopped
No
ADC
Enabled
Interrupt
Program
Interrupt
Stopped
No
General Purpose Timer
Enabled
Interrupt
Enabled
Interrupt
Stopped
No
FlexCAN
Enabled
Interrupt
Enabled
Interrupt
Stopped
No
PWM
Program
No
Program
No
Stopped
No
BDM
Enabled
Yes
2
Enabled
Yes
Enabled
Yes
JTAG
Enabled
No
Enabled
No
Enabled
No
1
Program Indicates that the peripheral function during the low-power mode is dependent on programmable bits in the
peripheral register map.
2
The BDM logic is clocked by a separate TCLK clock. Entering halt mode via the BDM port exits any low-power mode.
Upon exit from halt mode, the previous low-power mode is re-entered and changes made in halt mode remains in effect.
Table 9-11. CPU and Peripherals in Low-Power Modes (continued)
Module
Peripheral Status
1
/ Wakeup Capability
Wait Mode
Doze Mode
Stop Mode
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60