System Control Module (SCM)
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
13-5
IPSBAR
Offset:
0x008 (RAMBAR)
Access: read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
BA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
0
0
0
0
0
0
BDE
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 13-2. Memory Base Address Register (RAMBAR)
Table 13-3. RAMBAR Field Description
Field
Description
31–16
BA
Base address. Defines the memory module's base address on a 64-Kbyte boundary corresponding to the physical
array location within the 4 Gbyte address space supported by ColdFire.
15–10 Reserved, should be cleared.
9
BDE
Back door enable. Qualifies non-core master module accesses to the memory.
0 Disables non-core master module accesses to the internal SRAM
1 Enables non-core master module accesses to the internal SRAM
Note: The SPV bit in the CPU’s RAMBAR must also be set to allow dual port access to the SRAM. For more
information, see
Section 11.2.1, “SRAM Base Address Register (RAMBAR)
.”
8–0
Reserved, should be cleared.
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60