General Purpose I/O Module
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
14-4
Freescale Semiconductor
Table 14-1. Ports Module Memory Map
Address
1
1
The register address is the sum of the IPSBAR address and the value in this column.
31–24
23–16
15–8
7–0
Access
2
2
S/U equals supervisor or user mode access. User mode accesses to supervisor-only addresses have no effect and cause
a cycle termination transfer error.
Port Output Data Registers
0x10_0000
Reserved
S/U
0x10_0004
Reserved
S/U
0x10_0008
PORTNQ
Reserved
PORTAN
PORTAS
S/U
0x10_000C
PORTQS
Reserved
PORTTA
PORTTC
S/U
0x10_0010
PORTTD
PORTUA
PORTUB
PORTUC
S/U
0x10_0014
PORTDD
PORTLD
PORTGP
Reserved
S/U
Port Data Direction Registers
0x10_0018
Reserved
S/U
0x10_001C
Reserved
S/U
0x10_0020
DDRNQ
Reserved
DDRAN
DDRAS
S/U
0x10_0024
DDRQS
Reserved
DDRTA
DDRTC
S/U
0x10_0028
DDRTD
DDRUA
DDRUB
DDRUC
S/U
0x10_002C
DDRDD
DDRLD
DDRGP
Reserved
S/U
Port Pin Data/Set Data Registers
0x10_0030
Reserved
S/U
0x10_0034
Reserved
S/U
0x10_0038
SETNQ
Reserved
SETAN
SETAS
S/U
0x10_003C
SETQS
Reserved
SETTA
SETTC
S/U
0x10_0040
SETTD
SETUA
SETUB
SETUC
S/U
0x10_0044
SETDD
SETLD
SETGP
Reserved
S/U
Port Clear Output Data Registers
0x10_0048
Reserved
S/U
0x10_004C
Reserved
S/U
0x10_0050
CLRNQ
Reserved
CLRAN
CLRAS
S/U
0x10_0054
CLRQS
Reserved
CLRTA
CLRTC
S/U
0x10_0058
CLRTD
CLRUA
CLRUB
CLRUC
S/U
0x10_005C
CLRDD
CLRLD
CLRGP
Reserved
S/U
Port Pin Assignment Registers
0x10_0060
Reserved
S/U
0x10_0064
Reserved
S/U
0x10_0068
PNQPAR
PANPAR
PASPAR
S/U
0x10_006C
PQSPAR
PTAPAR
PTCPAR
S/U
0x10_0070
PTDPAR
PUAPAR
PUBPAR
PUCPAR
S/U
0x10_0074
PDDPAR
PLDPAR
PGPPAR
Reserved
S/U
Port Pad Control Registers
0x10_0078
PWOR[15:0]
PDSR1
S/U
0x10_007C
PDSR0
S/U
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60