General Purpose I/O Module
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
14-10
Freescale Semiconductor
IPSBAR
Offsets:
0x10_005C (CLRDD)
0x10_0052 (CLRAN)
0x10_005E (CLRGP)
Access: User read/write
7
6
5
4
3
2
1
0
R
CLR
n
7
CLR
n
6
CLR
n
5
CLR
n
4
CLR
n
3
CLR
n
2
CLR
n
1
CLR
n
0
W
Reset:
0
0
0
0
0
0
0
0
Figure 14-14. Port Clear Output Data Registers with Bits 7:0 Implemented (CLRDD, CLRAN, CLRGP)
IPSBAR
Offsets:
0x10_0053 (CLRAS)
0x10_0056 (CLRTA)
0x10_0057 (CLRTC)
0x10_0058 (CLRTD)
0x10_0059 (CLRUA)
0x10_005A (CLRUB)
0x10_005B (CLRUC)
Access: User read/write
7
6
5
4
3
2
1
0
R
0
0
0
0
CLR
n
3
CLR
n
2
CLR
n
1
CLR
n
0
W
Reset:
0
0
0
0
0
0
0
0
Figure 14-15. Port Clear Output Data Registers with Bits 3:0 Implemented (CLRAS, CLRTA, CLRTC, CLRTD,
CLRUA, CLRUB, CLRUC)
IPSBAR
Offsets:
0x10_0054 (CLRQS)
0x10_005D (CLRLD)
Access: User read/write
7
6
5
4
3
2
1
0
R
0
CLR
n
6
CLR
n
5
CLR
n
4
CLR
n
3
CLR
n
2
CLR
n
1
CLR
n
0
W
Reset:
0
0
0
0
0
0
0
0
Figure 14-16. Port Clear Output Data Registers with Bits 6:0 Implemented (CLRQS, CLRLD)
IPSBAR
Offset: 0x10_0050 (CLRNQ)
Access: User read/write
7
6
5
4
3
2
1
0
R
CLR
n
7
CLR
n
6
CLR
n
5
CLR
n
4
CLR
n
3
CLR
n
2
CLR
n
1
0
W
Reset:
0
0
0
0
0
0
0
0
Figure 14-17. Port NQ Clear Output Data Register (CLRNQ)
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60