General Purpose I/O Module
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
Freescale Semiconductor
14-13
14.6.5.3
Pin Wired OR Register (PWOR)
The Pin Wired OR register (PWOR) is read/write and each bit resets to logic 0. Refer to
details of which PWOR bit controls which pin.
IPSBAR
Offset: 0x10_006C (PQSPAR)
Access: User read/write
15
14
13
12
11
10
9
8
R
0
0
P
n
PAR6
P
n
PAR5
P
n
PAR4
W
Reset
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
R
P
n
PAR3
P
n
PAR2
P
n
PAR1
P
n
PAR0
W
Reset
0
0
0
0
0
0
0
0
Figure 14-22. Port QS Pin Assignment Register (PQSPAR)
IPSBAR
Offsets:
0x10_006B (PASPAR)
0x10_006E (PTAPAR)
0x10_006F (PTCPAR)
0x10_0071 (PUAPAR)
0x10_0072 (PUBPAR)
Access: User read/write
7
6
5
4
3
2
1
0
R
P
n
PAR3
P
n
PAR2
P
n
PAR1
P
n
PAR0
W
Reset:
0
0
0
0
0
0
0
0
Figure 14-23. Quad-Function Pin Assignment Registers with Bits 7:0 Implemented (PASPAR, PTAPAR,
PTCPAR, PUAPAR, PUBPAR)
Table 14-7. Quad-Function PnPAR Field Descriptions
Field
Description
PnPARx
PnPARx pin assignment register bits.
00
Pin assumes its GPIO function
01
Pin assumes its primary function
10
Pin assumes its alternate 1 function
11
Pin assumes its alternate 2 function
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60