Edge Port Modules (EPORTn)
16-6
Freescale Semiconductor
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
16.4.6
Edge Port Flag Register (EPFR)
The EPORT flag register (EPFR) individually latches EPORT edge events.
IPSBAR
Offset:
0x13_0005 (EPPDR0)
0x14_0005 (EPPDR1)
Access: User read-only
7
6
5
4
3
2
1
0
R
EPPD7
EPPD6
EPPD5
EPPD4
EPPD3
EPPD2
EPPD1
EPPD0
W
Reset:
[IRQ7]
[IRQ6]
[IRQ5]
[IRQ4]
[IRQ3]
[IRQ2]
[IRQ1]
[IRQ0]
Figure 16-6. EPORT Port Pin Data Register (EPPDR)
Table 16-7. EPPDR Field Descriptions
Field
Description
7–0
EPPDn
Edge port pin data bits. The read-only EPPDR reflects the current state of the EPORT pins IRQ7 – IRQ0. Writing to
EPPDR has no effect, and the write cycle terminates normally. Reset does not affect EPPDR.
IPSBAR
Offset:
0x13_0006 (EPFR0)
0x14_0006 (EPFR1)
Access: User read/write
7
6
5
4
3
2
1
0
R
EPF7
EPF6
EPF5
EPF4
EPF3
EPF2
EPF1
EPF0
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset:
0
0
0
0
0
0
0
0
Figure 16-7. EPORT Port Flag Register (EPFR)
Table 16-8. EPFR Field Descriptions
Field
Description
7–0
EPFn
Edge port flag bits. When an EPORT pin is configured for edge triggering, its corresponding read/write bit in EPFR
indicates that the selected edge has been detected. Reset clears EPF7 – EPF0.
Bits in this register are set when the selected edge is detected on the corresponding pin. A bit remains set until
cleared by writing a 1 to it. Writing 0 has no effect. If a pin is configured as level-sensitive (EPPARn = 00), pin
transitions do not affect this register.
0 Selected edge for IRQn pin not detected
1 Selected edge for IRQn pin detected
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60