Ethernet Physical Transceiver (EPHY)
MCF52235 ColdFire® Integrated Microcontroller Reference Manual, Rev. 6
19-8
Freescale Semiconductor
19.3.3
MII Registers
gives an overview of all registers in the Ethernet physical interface that are accessible via the
MII management interface. These registers are not part of the MCU memory map.
NOTE
Bit notation for MII registers is: Bit 20.15 refers to MII register address 20
and bit number 15.
3–1
Reserved, should be cleared.
0
EPHYIF
EPHY Interrupt Flag. EPHYIF indicates that interrupt conditions have occurred. To clear the interrupt
flag, write a 1 to this bit after reading the interrupt control register via the MII management interface.
1 EPHY interrupt has occurred
0 EPHY interrupt has not occurred
Table 19-5. MII Registers
MII Register Address
Use
Access
0
0x00
Control Register
Read/Write
1
0x01
Status Register
Read/Write
1
1
Write has no effect.
2
0x02
PHY Identification Register 1
Read/Write
3
0x03
PHY Identification Register 2
Read/Write
4
0x04
Auto-Negotiation Advertisement Register
Read/Write
5
0x05
Auto-Negotiation Link Partner Ability Register
Read/Write
6
0x06
Auto-Negotiation Expansion Register
Read/Write
7
0x07
Auto-Negotiation Next Page Transmit
Read/Write
8
0x08
RESERVED
Read/Write
2
2
Always reads 0x00.
9
0x09
RESERVED
Read/Write
10
0x0A
RESERVED
Read/Write
11
0x0B
RESERVED
Read/Write
12
0x0C
RESERVED
Read/Write
13
0x0D
RESERVED
Read/Write
14
0x0E
RESERVED
Read/Write
15
0x0F
RESERVED
Read/Write
16
0x10
Interrupt Control Register
Read/Write
17
0x11
Proprietary Status Register
Read/Write
18
0x12
Proprietary Control Register
Read/Write
Table 19-4. EPHYSR Field Descriptions (continued)
Field
Description
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:MCF52234CVM60,
MCF52235CVM60