System Integration Unit (SIU)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
6-41
Preliminary
Reads and writes to this register are coherent with the registers SIU_GPDO16_19, SIU_GPDO20_23,
SIU_GPDO24_27, and SIU_GPDO28_31.
NOTE
On MPC5510, the port A pins are general-purpose inputs only. Therefore,
there are no parallel GPIO pin data output register bits for port A.
6.3.2.29
Parallel GPIO Pin Data Output Register 1 (SIU_PGPDO1)
The SIU_PGPDO1 register contains the parallel GPIO pin data output for PC0:PC15 and PD0:PD15.
Reads and writes to this register are coherent with the registers SIU_GPDO32_35, SIU_GPDO36_39,
SIU_GPDO40_43, SIU_GPDO44_47, SIU_GPDO48_51, SIU_GPDO52_55, SIU_GPDO56_59, and
SIU_GPDO60_63.
6.3.2.30
Parallel GPIO Pin Data Output Register 2 (SIU_PGPDO2)
The SIU_PGPDO2 register contains the Parallel GPIO Pin Data Output for PE0:PE15 and PF0:PF15.
Reads and writes to this register are coherent with the registers SIU_GPDO64_67, SIU_GPDO68_71,
SIU_GPDO72_75, SIU_GPDO76_79, SIU_GPDO80_83, SIU_GPDO84_87, SIU_GPDO88_91, and
SIU_GPDO92_95.
Offset:
SI 0xC00
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
PB0:PB15
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 6-31. Parallel GPIO Pin Data Output Register 0 (SIU_PGPDO0)
Offset:
SI 0x0C04
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
PC0:PC15
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
PD0:PD15
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 6-32. Parallel GPIO Pin Data Output Register 1 (SIU_PGPDO1)