System Integration Unit (SIU)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
6-47
Preliminary
6.3.2.38.4
Masked Parallel GPIO Pin Data Output Register 4 (SIU_MPGPDO4)
The SIU_MPGPDO4 register contains the masked parallel GPIO pin data output for PE[0:15].
Writes to this register are coherent with registers SIU_GPDO64_67, SIU_GPDO68_71,
SIU_GPDO72_75, and SIU_GPDO76_79.
6.3.2.38.5
Masked Parallel GPIO Pin Data Output Register 5 (SIU_MPGPDO5)
The SIU_MPGPDO5 register contains the masked parallel GPIO pin data output for PF[0:15].
Writes to this register are coherent with registers SIU_GPDO80_83, SIU_GPDO84_87,
SIU_GPDO88_91, and SIU_GPDO92_95.
Offset:
SI 0x0C8C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
PD_MASK[0:15]
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
PD[0:15]
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 6-43. Masked Parallel GPIO Pin Data Output Register 3 (SIU_MPGPDO3)
Offset:
SI 0x0C90
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
PE_MASK[0:15]
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
PE[0:15]
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 6-44. Masked Parallel GPIO Pin Data Output Register 4 (SIU_MPGPDO4)