Interrupts
MPC5510 Microcontroller Family Reference Manual, Rev. 1
8-10
Freescale Semiconductor
Preliminary
SCI_B_COMB
0x09C8
114
SCI_B.SCISR1[TDRE] ||
SCI_B.SCISR1[TC] ||
SCI_B.SCISR1[RDRF] ||
SCI_B.SCISR1[IDLE] ||
SCI_B.SCISR1[OR] ||
SCI_B.SCISR1[NF] ||
SCI_B.SCISR1[FE] ||
SCI_B.SCISR1[PF] ||
SCI_B.SCISR2[BERR] ||
SCI_B.LINSTAT1[RXRDY] ||
SCI_B.LINSTAT1[TXRDY] ||
SCI_B.LINSTAT1[LWAKE] ||
SCI_B.LINSTAT1[STO] ||
SCI_B.LINSTAT1[PBERR] ||
SCI_B.LINSTAT1[CERR] ||
SCI_B.LINSTAT1[CKERR] ||
SCI_B.LINSTAT1[FRC] ||
SCI_B.LINSTAT2[OVFL]
SCI_B combined interrupt request of the
SCI status register 1 transmit data register
empty, transmit complete, receive data
register full, idle line, overrun, noise, frame
error, and parity error interrupt requests,
SCI status register 2 bit error interrupt
request, LIN status register 1 receive data
ready, transmit data ready, received LIN
wakeup signal, slave timeout, physical bus
error, CRC error, checksum error, frame
complete interrupts requests, and LIN
status register 2 receive register overflow
interrupt request
SCI_C_COMB
0x09CC
115
SCI_C.SCISR1[TDRE] ||
SCI_C.SCISR1[TC] ||
SCI_C.SCISR1[RDRF] ||
SCI_C.SCISR1[IDLE] ||
SCI_C.SCISR1[OR] ||
SCI_C.SCISR1[NF] ||
SCI_C.SCISR1[FE] ||
SCI_C.SCISR1[PF] ||
SCI_C.SCISR2[BERR] ||
SCI_C.LINSTAT1[RXRDY] ||
SCI_C.LINSTAT1[TXRDY] ||
SCI_C.LINSTAT1[LWAKE] ||
SCI_C.LINSTAT1[STO] ||
SCI_C.LINSTAT1[PBERR] ||
SCI_C.LINSTAT1[CERR] ||
SCI_C.LINSTAT1[CKERR] ||
SCI_C.LINSTAT1[FRC] ||
SCI_C.LINSTAT2[OVFL]
SCI_C combined interrupt request of the
SCI status register 1 transmit data register
empty, transmit complete, receive data
register full, idle line, overrun, noise, frame
error, and parity error interrupt requests,
SCI status register 2 bit error interrupt
request, LIN status register 1 receive data
ready, transmit data ready, received LIN
wakeup signal, slave timeout, physical bus
error, CRC error, checksum error, frame
complete interrupts requests, and LIN
status register 2 receive register overflow
interrupt request
SCI_D_COMB
0x09D0
116
SCI_D.SCISR1[TDRE] ||
SCI_D.SCISR1[TC] ||
SCI_D.SCISR1[RDRF] ||
SCI_D.SCISR1[IDLE] ||
SCI_D.SCISR1[OR] ||
SCI_D.SCISR1[NF] ||
SCI_D.SCISR1[FE] ||
SCI_D.SCISR1[PF] ||
SCI_D.SCISR2[BERR] ||
SCI_D.LINSTAT1[RXRDY] ||
SCI_D.LINSTAT1[TXRDY] ||
SCI_D.LINSTAT1[LWAKE] ||
SCI_D.LINSTAT1[STO] ||
SCI_D.LINSTAT1[PBERR] ||
SCI_D.LINSTAT1[CERR] ||
SCI_D.LINSTAT1[CKERR] ||
SCI_D.LINSTAT1[FRC] ||
SCI_D.LINSTAT2[OVFL]
SCI_D combined interrupt request of the
SCI status register 1 transmit data register
empty, transmit complete, receive data
register full, idle line, overrun, noise, frame
error, and parity error interrupt requests,
SCI status register 2 bit error interrupt
request, LIN status register 1 receive data
ready, transmit data ready, received LIN
wakeup signal, slave timeout, physical bus
error, CRC error, checksum error, frame
complete interrupts requests, and LIN
status register 2 receive register overflow
interrupt request
Table 8-2. Interrupt Summary for External Input to e200z1 or e200z0 (Sheet 6 of 14)
Interrupt
Offset
1
V
ector
Priority
2
Source
Description