Interrupts
MPC5510 Microcontroller Family Reference Manual, Rev. 1
8-16
Freescale Semiconductor
Preliminary
FLEXCAN_F_IFLAG1_BUF14I
0x0C08
258
FLEXCAN_F.IFLAG1[BUF14I]
FLEXCAN_F buffer 14 interrupt
FLEXCAN_F_IFLAG1_BUF15I
0x0C0C
259
FLEXCAN_F.IFLAG1[BUF15I]
FLEXCAN_F buffer 15 interrupt
FLEXCAN_F_IFLAG1_BUF31_16I
0x0C10
260
FLEXCAN_F.IFLAG1
[BUF31I:BUF16I]
FLEXCAN_F buffers 31–16 interrupts
FLEXCAN_F_IFLAG2_BUF63_32I
0x0C14
261
FLEXCAN_F.IFLAG2
[BUF63I:BUF32I]
FLEXCAN_F buffers 63–32 interrupts
Reserved
0x0C18
262
Reserved
Reserved
Reserved
0x0C1C
263
Reserved
Reserved
Reserved
0x0C20
264
Reserved
Reserved
Reserved
0x0C24
265
Reserved
Reserved
Reserved
0x0C28
266
Reserved
Reserved
Reserved
0x0C2C
267
Reserved
Reserved
Reserved
0x0C30
268
Reserved
Reserved
Reserved
0x0C34
269
Reserved
Reserved
SCI_E_COMB
0x0C38
270
SCI_E.SCISR1[TDRE] ||
SCI_E.SCISR1[TC] ||
SCI_E.SCISR1[RDRF] ||
SCI_E.SCISR1[IDLE] ||
SCI_E.SCISR1[OR] ||
SCI_E.SCISR1[NF] ||
SCI_E.SCISR1[FE] ||
SCI_E.SCISR1[PF] ||
SCI_E.SCISR2[BERR] ||
SCI_E.LINSTAT1[RXRDY] ||
SCI_E.LINSTAT1[TXRDY] ||
SCI_E.LINSTAT1[LWAKE] ||
SCI_E.LINSTAT1[STO] ||
SCI_E.LINSTAT1[PBERR] ||
SCI_E.LINSTAT1[CERR] ||
SCI_E.LINSTAT1[CKERR] ||
SCI_E.LINSTAT1[FRC] ||
SCI_E.LINSTAT2[OVFL]
SCI_E combined interrupt request of the
SCI status register 1 transmit data register
empty, transmit complete, receive data
register full, idle line, overrun, noise, frame
error, and parity error interrupt requests,
SCI status register 2 bit error interrupt
request, LIN status register 1 receive data
ready, transmit data ready, received LIN
wakeup signal, slave timeout, physical bus
error, CRC error, checksum error, frame
complete interrupts requests, and LIN
status register 2 receive register overflow
interrupt request
Table 8-2. Interrupt Summary for External Input to e200z1 or e200z0 (Sheet 12 of 14)
Interrupt
Offset
1
V
ector
Priority
2
Source
Description