Overview
MPC5510 Microcontroller Family Reference Manual, Rev. 1
1-8
Freescale Semiconductor
Preliminary
0x2000_0000–0x3FFF_FFFF
512 M
External Memory
0x4000_0000–0x4000_1FFF
8 K
Internal SRAM Array. Powered during Sleep when
CRP_PSCR[RAMSEL] = 1 to 7
0x4000_2000–0x4000_3FFF
8 K
Internal SRAM Array. Powered during Sleep when
CRP_PSCR[RAMSEL] = 2 to 7
0x4000_4000–0x4000_7FFF
16 K
Internal SRAM Array. Powered during Sleep when
CRP_PSCR[RAMSEL] = 3 to 7
0x4000_8000–0x4000_FFFF
32 K
Internal SRAM Array. Powered during Sleep when
CRP_PSCR[RAMSEL] = 6 to 7
0x4001_0000–0x4001_3FFF
16 K
Internal SRAM Array. Powered during Sleep when
CRP_PSCR[RAMSEL] = 7
0x4001_4000–0xDFFF_FFFF
2560 M – 80 K
Reserved
Peripherals
0xE000_0000–0xFBFF_FFFF
512 M – 64 M
Reserved
0xFC00_0000–0xFFF0_FFFF
63 M + 64 K
Reserved
0xFFF1_0000–0xFFF1_3FFF
16 K
Semaphores
0xFFF1_4000–0xFFF1_7FFF
16 K
Memory Protection Unit (MPU)
0xFFF1_8000–0xFFF3_FFFF
160 K
Reserved
0xFFF4_0000–0xFFF4_3FFF
16 K
Miscellaneous Control Module (MCM)
0xFFF4_4000–0xFFF4_7FFF
16 K
Enhanced Direct Memory Access Controller (eDMA)
0xFFF4_8000–0xFFF4_BFFF
16 K
Interrupt Controller (INTC)
0xFFF4_C000–0xFFF7_FFFF
208 K
Reserved
0xFFF8_0000–0xFFF8_3FFF
16 K
Enhanced Queued Analog-to-Digital Converter
(eQADC)
0xFFF8_4000–0xFFF8_7FFF
16 K
SoftMLB Interface Logic
0xFFF8_8000–0xFFF8_BFFF
16 K
I
2
C Controller (I2C_A)
0xFFF8_C000–0xFFF8_FFFF
16 K
Reserved
0xFFF9_0000–0xFFF9_3FFF
16 K
Deserial Serial Peripheral Interface (DSPI_A)
0xFFF9_4000–0xFFF9_7FFF
16 K
Deserial Serial Peripheral Interface (DSPI_B)
0xFFF9_8000–0xFFF9_BFFF
16 K
Deserial Serial Peripheral Interface (DSPI_C)
0xFFF9_C000–0xFFF9_FFFF
16 K
Deserial Serial Peripheral Interface (DSPI_D)
0xFFFA_0000–0xFFFA_3FFF
16 K
Serial Communications Interface (eSCI_A)
0xFFFA_4000–0xFFFA_7FFF
16 K
Serial Communications Interface (eSCI_B)
0xFFFA_8000–0xFFFA_BFFF
16 K
Serial Communications Interface (eSCI_C)
0xFFFA_C000–0xFFFA_FFFF
16 K
Serial Communications Interface (eSCI_D)
0xFFFB_0000–0xFFFB_3FFF
16 K
Serial Communications Interface (eSCI_E)
Table 1-5. Detailed MPC5510 Family Memory Map (continued)
Address Range
1
Allocated Size
1
(bytes)
Use