FlexRay Communication Controller (FLEXRAY)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
30-27
Preliminary
30.5.2.13 Protocol Interrupt Enable Register 0 (PIER0)
This register defines whether or not the individual interrupt flags defined in the
can generate a protocol interrupt request.
SSI[3:0]_IF
Slot Status Counter Incremented Interrupt Flag. Each of these flags is set when the SLOTSTATUSCNT field in
the corresponding
Slot Status Counter Registers (SSCR0–SSCR3)
is incremented
.
0 No such event.
1 The corresponding slot status counter has incremented.
EVT_IF
Even Cycle Table Written Interrupt Flag. This flag is set if the FlexRay block has written the sync frame
measurement / ID tables into the FlexRay Memory for the even cycle.
0 No such event.
1 Sync frame measurement table written
ODT_IF
Odd Cycle Table Written Interrupt Flag. This flag is set if the FlexRay block has written the sync frame
measurement / ID tables into the FlexRay Memory for the odd cycle.
0 No such event.
1 Sync frame measurement table written
Base + 0x001C
Write: Anytime
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R FATL
_IE
INTL
_IE
ILCF
_IE
CSA
_IE
MRC
_IE
MOC
_IE
CCL
_IE
MXS
_IE
MTX
_IE
LTXB
_IE
LTXA
_IE
TBVB
_IE
TBVA
_IE
TI2
_IE
TI1
_IE
CYS
_IE
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 30-13. Protocol Interrupt Enable Register 0 (PIER0)
Table 30-20. PIER0 Field Descriptions
Field
Description
FATL_IE
Fatal Protocol Error Interrupt Enable. This bit controls FATL_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
INTL_IE
Internal Protocol Error Interrupt Enable. This bit controls INTL_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
ILCF_IE
Illegal Protocol Configuration Interrupt Enable. This bit controls ILCF_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
CSA_IE
Cold Start Abort Interrupt Enable. This bit controls CSA_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
MRC_IE
Missing Rate Correction Interrupt Enable. This bit controls MRC_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
MOC_IE
Missing Offset Correction Interrupt Enable. This bit controls MOC_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
Table 30-19. PIFR1 Field Descriptions (Sheet 2 of 2)
Field
Description