FlexRay Communication Controller (FLEXRAY)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
30-28
Freescale Semiconductor
Preliminary
30.5.2.14 Protocol Interrupt Enable Register 1 (PIER1)
This register defines whether or not the individual interrupt flags defined in
can generate a protocol interrupt request.
CCL_IE
Clock Correction Limit Reached Interrupt Enable. This bit controls CCL_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
MXS_IE
Max Sync Frames Detected Interrupt Enable. This bit controls MXS_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
MTX_IE
Media Access Test Symbol Received Interrupt Enable. This bit controls MTX_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
LTXB_IE
pLatestTx
Violation on Channel B Interrupt Enable. This bit controls LTXB_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
LTXA_IE
pLatestTx
Violation on Channel A Interrupt Enable. This bit controls LTXA_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
TBVB_IE
Transmission across boundary on channel B Interrupt Enable. This bit controls TBVB_IF interrupt request
generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
TBVA_IE
Transmission across boundary on channel A Interrupt Enable. This bit controls TBVA_IF interrupt request
generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
TI2_IE
Timer 2 Expired Interrupt Enable. This bit controls TI1_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
TI1_IE
Timer 1 Expired Interrupt Enable. This bit controls TI1_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
CYS_IE
Cycle Start Interrupt Enable. This bit controls CYC_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
Base + 0x001E
Write: Anytime
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R EMC
_IE
IPC
_IE
PECF
_IE
PSC
_IE
SSI3
_IE
SSI2
_IE
SSI1
_IE
SSI0
_IE
0
0
EVT
_IE
ODT
_IE
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 30-14. Protocol Interrupt Enable Register 1 (PIER1)
Table 30-20. PIER0 Field Descriptions (continued)
Field
Description