Media Local Bus (MLB)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
33-16
Freescale Semiconductor
Preliminary
33.3.1.11 RX Isochronous Channel Address Register (MLB_RXICHAR)
The MLB_RXICHAR contains the RX Isochronous Channel Address for this device.
Table 33-11. MLBCLK Clock Adjust Control (MLB_CLKACR) Register Field Descriptions
Field
Description
bits 0–15
Reserved.
PDLY
Programmable Delay. The PDLY value determines the programmable delay added to the incoming MLBCLK
before being used to capture data. All incoming MLB data is captured on the rising edge of the delayed
MLBCLK. Each PDLY bit enables one of sixteen equal delay stages which are concatenated together.
0000_0000_0000_0000 All delay stages disabled (bypass)
0000_0000_0000_0001 1 delay stages enabled
0000_0000_0000_0011 2 delay stages enabled
0000_0000_0000_0111 3 delay stages enabled
0000_0000_0000_1111 4 delay stages enabled
0000_0000_0001_1111 5 delay stages enabled
0000_0000_0011_1111 6 delay stages enabled
0000_0000_0111_1111 7 delay stages enabled
0000_0000_1111_1111 8 delay stages enabled
0000_0001_1111_1111 9 delay stages enabled
0000_0011_1111_1111 10 delay stages enabled
0000_0111_1111_1111 11 delay stages enabled
0000_1111_1111_1111 12 delay stages enabled
0001_1111_1111_1111 13 delay stages enabled
0011_1111_1111_1111 14 delay stages enabled
0111_1111_1111_1111 15 delay stages enabled
1111_1111_1111_1111 16 delay stages enabled
Other
Reserved
Offset M0x0028
Access: Read/Write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
RXICHA_A
C
E
N
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
RXICHA
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 33-13. MLB RX Isochronous Channel Address Register (MLB_RXICHAR)