Clock, Reset, and Power Control (CRP)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
5-13
Preliminary
5.2.2.9
Power Status and Control Register (CRP_PSCR)
The power status and control register (CRP_PSCR) contains:
•
Wakeup mode and source flags
•
Pin wakeup selects
•
Sleep and stop mode enables
•
Pad keeper release
•
Sleep RAM retention select
FASTREC
Fast Reset Recovery. Allows the reset sequence generated at the exit of a sleep mode to be shortened to 64
clocks. This bit may be used when the Z1VEC or Z0VEC register of the core(s) executing code after a sleep
mode points to a memory other than the flash. This allows code to be executed from those other memories
while the flash completes its internal initialization.
0 Reset occurs for 2400 or 9600 clocks, depending on PLL configuration
1 Reset occurs for 64 clocks
bit 31
Reserved.
Offset:CR 0x0060
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
SLEEPF
ST
OPF
0
0
0
WKRL
LO
VRF
WK
APIF
WKR
T
CF
PWKSRCF
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
SLEEP
STOP
0
0
SLP12EN
RAMSEL
PWKSRIE[0:7]
W
PKREL
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 5-10. Power Status and Control Register (CRP_PSCR)
Table 5-10. CRP_RECPTR Field Descriptions (continued)
Field
Description