System Integration Unit (SIU)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
6-36
Freescale Semiconductor
Preliminary
6.3.2.22
Compare A Low Register (SIU_CMPAL)
The SIU_CMPAL register holds the 32-bit value that is compared against the value in the SIU_CMPBL
register. The CMPAL field is read/write and reset by the asynchronous reset signal.
6.3.2.23
Compare B High Register (SIU_CMPBH)
The SIU_CMPBH register holds the 32-bit value that is compared against the value in the SIU_CMPAH
register. The CMPBH field is read/write and reset by the asynchronous reset signal.
Offset:
SI 0x0988
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CMPAH
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
CMPAH
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 6-24. Compare A High Register (SIU_CMPAH)
Offset:
SI 0x098C
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CMPAL
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
CMPAL
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 6-25. Compare A Low Register (SIU_CMPAL)
Offset:
SI 0x0990
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CMPBH
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
CMPBH
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 6-26. Compare B High Register (SIU_CMPBH)