Interrupt Controller (INTC)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
9-11
Preliminary
9.3.2.7
INTC End-of-Interrupt Register for Processor 1 (Z0) (INTC_EOIR_PRC1)
The register’s function is the same as for processor 0 (Z1) as described in
End-of-Interrupt Register for Processor 0 (Z1) (INTC_EOIR_PRC0)
9.3.2.8
INTC Software Set/Clear Interrupt Registers
(INTC_SSCIR0_3–INTC_SSCIR4_7)
Offset: 0x001C
Access: write only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 9-8. INTC End-of-Interrupt Register for Processor 1 (Z0) (INTC_EOIR_PRC1)
Offset: 0x0020
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
CLR0
0
0
0
0
0
0
0
CLR1
W
SET0
w1c
SET1
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
CLR2
0
0
0
0
0
0
0
CLR3
W
SET2
w1c
SET3
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 9-9. INTC Software Set/Clear Interrupt Register 0–3 (INTC_SSCIR[0:3])
Offset: 0x0024
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
CLR4
0
0
0
0
0
0
0
CLR5
W
SET4
w1c
SET5
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
CLR6
0
0
0
0
0
0
0
CLR7
W
SET6
w1c
SET7
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 9-10. INTC Software Set/Clear Interrupt Register 4–7 (INTC_SSCIR[4:7])