MPC551
0 Micr
ocontr
o
lle
r F
a
mil
y
Ref
e
rence Man
u
al, Re
v
. 1
1-4
F
re
e
scale
Semico
nductor
Preli
m
inar
y
Ov
er
vie
w
Table 1-1. MPC5510 Family Comparison, Maximum Feature Set
1
1
Maximum feature set displayed for each family member. Feature set depends on selected peripheral multiplexing.
Feature
MPC5517G
MPC5517E
MPC5517S
MPC5516G
MPC5516E
MPC5516S
MPC5515S
MPC5514G
MPC5514E
Package
208-BGA
144-LQFP 208-BGA/
176-LQFP
144-LQFP 208-BGA/
176-LQFP
144-LQFP
208-BGA
144-LQFP 208-BGA/
176-LQFP
144-LQFP 176-LQFP 144-LQFP 176-LQFP
144-LQFP
144-LQFP
Main CPU
e200z1
Maximum
Execution Speed
2
2
Maximum speed is 66 MHz on 144-LQFP and 176-LQFP package options.
80 MHz at Ta=105C
75 MHz at Ta=125C
80 MHz at Ta=105C
75 MHz at Ta=125C
66 MHz
80 MHz at Ta=105C
75 MHz at Ta=125C
80 MHz at Ta=105C
75 MHz at Ta=125C
66 MHz
66 MHz
66 MHz
66 MHz
Flash
3
3
EEPROM emulation supported by small flash blocks with read-while-write operation as part of main array space.
1.5 MB
1.5 MB
1.5 MB
1 MB
1 MB
1 MB
768 KB
512 KB
512 KB
RAM
80 KB
80 KB
64 KB
64 KB
64 KB
48 KB
48 KB
64 KB
32 KB
I/O Processor
e200z0
e200z0
—
e200z0
e200z0
—
—
e200z0
e200z0
DMA
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
MPU
16 entry
16 entry
8 entry
16 entry
16 entry
8 entry
8 entry
16 entry
16 entry
ADC
4
4
ADC channel accuracy greater for input-only channel, bidirectional channels offer the ability for unused channels to be used as outputs.
40 channels, 12-bit
(16 channels input only; 24 channels bidirectional)
Total Timed I/O
5
eMIOS200
5
IC—input capture; O/C—output compare; PWM—pulse-width modulation.
24 channels, 16-bit
(8 channels IC/OC; 16 channels PWM, IC/OC)
Real-Time Clock
ext 32 KHz Crystal ext 32 KHz Crystal
—
ext 32 KHz Crystal ext 32 KHz Crystal
—
—
ext 32 KHz Crystal ext 32 KHz Crystal
SCI
6x eSCI
6x eSCI
8x eSCI
6x eSCI
6x eSCI
6x eSCI
8x eSCI
6x eSCI
6x eSCI
6x eSCI
6x eSCI
SPI
4x DSPI
4x DSPI
4x DSPI
4x DSPI
4x DSPI
3x DSPI
3x DSPI
3x DSPI
4x DSPI
SPI Chip Selects
24
23
6
6
For devices with four DSPI modules, in the 144-pin package, it is not possible to bring out all 24 DSPI chip selects. Hence, three modules can have six chip selects, but one module can have only five.
24
24
24
23
24
18
18
18
23
CAN
6x
FlexCAN
5x
FlexCAN
4x
FlexCAN
5x
FlexCAN
6x
FlexCAN
5x
FlexCAN
4x
FlexCAN
5x
FlexCAN
4x
FlexCAN
5x
FlexCAN
6x
FlexCAN
5x
FlexCAN
FlexRay
Yes
—
—
Yes
—
—
—
Yes
—
MLB
7
7
MLB is emulated in software and requires the following resources: I/O Processor, 2xDSPI, 4x eDMA channels, RAM, SoftMLB Interface Logic.
Yes
Yes
—
Yes
Yes
—
—
Yes
Yes
I
2
C
1
EBI
8
8
In the 208-pin package, there can be up to 24 address bits with 32-bit data and four chip selects. In the 144-pin and 176-pin packages, there are 24 address bits with 16-bit data and four chip selects.
Yes
9
9
16-bit or 32-bit multiplexed data bus supported. EBI multiplexed with other functions shown as available.
Yes
10
10
16-bit multiplexed data bus supported. EBI multiplexed with other functions shown as available.
Yes
Yes
Yes
Yes
Yes
Yes
Yes
—
—
Yes
Yes
GPIO
11
11
Estimated I/O count for proposed packages based on multiplexing with peripherals.
144
111
144/137
111
144/137
111
144/137
111
144/137
111
137
111
137
111
111