Enhanced Modular I/O Subsystem (eMIOS200)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
26-8
Freescale Semiconductor
Preliminary
26.4.2
eMIOS200 Global FLAG Register (EMIOS_GFR)
26.4.3
eMIOS200 Output Update Disable (EMIOS_OUDR)
Offset: EMIO 0x0004
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
F23
F22
F21
F20
F19
F18
F17
F16
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
F15
F14
F13
F12
F11
F10
F9
F8
F7
F6
F5
F4
F3
F2
F1
F0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-3. eMIOS200 Global FLAG Register (EMIOS_GFR)
Table 26-5. EMIOS_GFR Field Descriptions
Field
Description
8–31
F[23:0]
FLAG Bits 23–0. The EMIOS_GFR is a read-only register that groups the FLAG bits from all channels. This
organization improves interrupt handling on simpler devices. These bits are mirrors of the FLAG bits of each
channel register (EMIOS_CSR).
Offset: EMIO 0x0008
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
OU23 OU22 OU21 OU20 OU19 OU18 OU17 OU16
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
OU15 OU14 OU13 OU12 OU11 OU10
OU9
OU8
OU7
OU6
OU5
OU4
OU3
OU2
OU1
OU0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-4. eMIOS200 Output Update Disable Register (EMIOS_OUDR)
Table 26-6. EMIOS_OUDR Field Descriptions
Field
Description
OU[23:0]
Channel [n] Output Update Disable Bits. When running MCB mode or an output mode, values are written to
registers A2 and B2. OU[n] bits are used to disable transfers from registers A2 to A1 and B2 to B1. Each bit
controls one channel.
0 Transfer enabled. Depending on the operation mode, transfer may occur immediately or in the next period.
Unless stated otherwise, transfer occurs immediately.
1 Transfers disabled