Enhanced Modular I/O Subsystem (eMIOS200)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
26-9
Preliminary
26.4.4
eMIOS200 Disable Channel (EMIOSUCDIS)
26.4.5
eMIOS200 A Register (EMIOS_CADR[n])
Depending on the mode of operation, internal registers A1 or A2, used for matches and captures, can be
assigned to address EMIOS_CADR[n]. A1 and A2 are cleared by reset.
summarizes the
EMIOS_CADR[n] writing and reading accesses for all operation modes. For more information see
Section 26.5.1.1, “Unified Channel Modes of Operation
Offset: EMIO 0x000C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
UCDIS[23:16]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
UCDIS[15:0]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-5. eMIOS200 Enable Channel Register (EMIOSUCDIS)
Table 26-7. EMIOSUCDIS Field Descriptions
Field
Description
UCDIS[23:0]
Enable Channel [n] Bit. The UCDIS[n] bit is used to disable each of the unified channels by stopping its
respective clock.
0 UC [n] enabled
1 UC [n] disabled
Offset: UC[n] base a 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
A
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-6. eMIOS200 A Register (EMIOS_CADR[n])