FlexRay Communication Controller (FLEXRAY)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
30-11
Preliminary
30.5.2
Register Descriptions
This section provides detailed descriptions of all registers in ascending address order, presented as 16-bit
wide entities
provides a key for the register figures and register tables.
0x009E
Last Dynamic Transmit Slot Channel B Register (LDTXSLBR)
R
Protocol Configuration
0x00A0
...
0x00DC
Protocol Configuration Register 0 (PCR0)
...
Protocol Configuration Register 30 (PCR30)
R/W
–
R/W
0x00DE
...
0x00FE
Reserved
R
Message Buffers Configuration, Control, Status
0x0100
Message Buffer Configuration, Control, Status Register 0 (MBCCSR0)
R/W
0x0102
Message Buffer Cycle Counter Filter Register 0 (MBCCFR0)
R/W
0x0104
Message Buffer Frame ID Register 0 (MBFIDR0)
R/W
0x0106
Message Buffer Index Register 0 (MBIDXR0)
R/W
...
...
...
0x02F8
Message Buffer Configuration, Control, Status Register 63 (MBCCSR63)
R/W
0x02FA
Message Buffer Cycle Counter Filter Register 63 (MBCCFR63)
R/W
0x02FC
Message Buffer Frame ID Register 63 (MBFIDR63)
R/W
0x02FE
Message Buffer Index Register 63 (MBIDXR63)
R/W
Table 30-4. Register Access Conventions
Convention Description
Depending on its placement in the read or write row, indicates that the bit is not readable or not writeable.
R*
Reserved bit or field, will not be changed. Application must not write any value different from the reset value.
FIELDNAME Identifies the field. Its presence in the read or write row indicates that it can be read or written.
Register Field Types
rwm
A read/write bit that may be modified by a hardware in some fashion other than by a reset.
w1c
Write one to clear. A flag bit that can be read, is cleared by writing a one, writing 0 has no effect.
Reset Value
0
Resets to zero.
1
Resets to one.
–
Not defined after reset and not affected by reset.
Table 30-3. FlexRay Memory Map (Sheet 4 of 4)
Offset from
FLEXRAY_BASE
(0xFFFD_8000)
Register
Access