FlexRay Communication Controller (FLEXRAY)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
30-29
Preliminary
30.5.2.15 CHI Error Flag Register (CHIERFR)
This register holds the CHI related error flags. The interrupt generation for each of these error flags is
controlled by the CHI interrupt enable bit CHIE in the
Global Interrupt Flag and Enable Register (GIFER)
Table 30-21. PIER1 Field Descriptions
Field
Description
EMC_IE
Error Mode Changed Interrupt Enable. This bit controls EMC_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
IPC_IE
Illegal Protocol Control Command Interrupt Enable. This bit controls IPC_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
PECF_IE
Protocol Engine Communication Failure Interrupt Enable. This bit controls PECF_IF interrupt request
generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
PSC_IE
Protocol State Changed Interrupt Enable. This bit controls PSC_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
SSI[3:0]_IE
Slot Status Counter Incremented Interrupt Enable. This bit controls SSI[3:0]_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
EVT_IE
Even Cycle Table Written Interrupt Enable. This bit controls EVT_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
ODT_IE
Odd Cycle Table Written Interrupt Enable. This bit controls ODT_IF interrupt request generation.
0 interrupt request generation disabled
1 interrupt request generation enabled
Base + 0x0020
Write: Normal Mode
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R FRLB
_EF
FRLA
_EF
PCMI
_EF
FOVB
_EF
FOVA
_EF
MBS
_EF
MBU
_EF
LCK
_EF
DBL
_EF
SBCF
_EF
FID
_EF
DPL
_EF
SPL
_EF
NML
_EF
NMF
_EF
ILSA
_EF
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 30-15. CHI Error Flag Register (CHIERFR)