Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
31-9
Preliminary
31.3.2
Register Descriptions
This section lists the eQADC registers in address order and describes the registers and their bit fields.
31.3.3
eQADC Register Descriptions
31.3.3.1
eQADC Module Configuration Register (EQADC_MCR)
The EQADC_MCR contains bits used to control how the eQADC responds to a debug mode entry request.
0x0300–0x030C
eQADC RFIFO0 Registers (EQADC_RF0Rw) (w=0, .., 3)
R
0x0310–0x033C
Reserved
0x0340 - 0x034C eQADC RFIFO1 Registers (EQADC_RF1Rw) (w=0, .., 3)
R
0x0350–0x037C
Reserved
0x0380–0x038C
eQADC RFIFO2 Registers (EQADC_RF2Rw) (w=0, .., 3)
R
0x0390–0x03BC
Reserved
0x03C0–0x03CC eQADC RFIFO3 Registers (EQADC_RF3Rw) (w=0, .., 3)
R
0x03D0–0x03FC Reserved
0x0400– 0x040C eQADC RFIFO4 Registers (EQADC_RF4Rw) (w=0, .., 3)
R
0x0410–0x043C
Reserved
0x0440–0x044C
eQADC RFIFO5 Registers (EQADC_RF5Rw) (w=0, .., 3)
R
0x0450–0x07FC
Reserved
Offset: Base+ 0x0000
Access: Read/Write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
DBG
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-2. eQADC Module Configuration Register (EQADC_MCR)
Table 31-1. eQADC Memory Map (continued)
Offset from
EQADC_BASE
(0xFFF8_0000)
Register
Access
Reset Value
Section/Page