Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
31-24
Freescale Semiconductor
Preliminary
31.3.3.13 eQADC RFIFO Registers (EQADC_RF[0–5]Rn)
EQADC_RF[0–5]R
n
provide visibility of the contents of a RFIFO for debugging purposes. Each RFIFO
has four registers which are uniquely mapped to its four 16-bit entries. Refer to
,” for more information on RFIFOs. These registers are read only. Data written to these registers is
ignored.
Offset: CFIFO0: Base + 0x0100 (CF0R0
)
Base + 0x0104 (CF0R1)
Base + 0x0108 (CF0R2)
Base + 0x010C (CF0R3)
CFIFO1: Base + 0x0140 (CF1R0)
Base + 0x0144 (CF1R1)
Base + 0x0148 (CF1R2)
Base + 0x014C (CF1R3)
CFIFO2: Base + 0x0180 (CF2R0)
Base + 0x0184 (CF2R1)
Base + 0x0188 (CF2R2)
Base + 0x018C (CF2R3)
CFIFO3: Base + 0x01C0 (CF3R0)
Base + 0x01C4 (CF3R1)
Base + 0x01C8 (CF3R2)
Base + 0x01CC (CF3R3)
CFIFO4: Base + 0x0200 (CF4R0)
Base + 0x0204 (CF4R1)
Base + 0x0208 (CF4R2)
Base + 0x020C (CF4R3)
CFIFO5: Base + 0x0240 (CF5R0)
Base + 0x0244 (CF5R1)
Base + 0x0248 (CF5R2)
Base + 0x024C (CF5R3)
Access: Read
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
CFIFO[0–5]_DATA
n
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
CFIFO[0–5]_DATA
n
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-13. eQADC CFIF0[0–5] Registers (EQADC_CF[0–5]Rn)
Table 31-16. EQADC_CF[0–5]Rn Field Descriptions
Field
Description
CFIFO[0–5]
_DATAn
CFIFO[0–5]_datan. Returns the value stored within the entry of CFIFO[0–5]. Each CFIFO is composed of four
32-bit entries, with register 0 being mapped to the entry with the smallest memory mapped address.