MPC5553/MPC5554 Microcontroller Reference Manual, Rev. 5
22-30
Freescale Semiconductor
Figure 22-14. Arbitration, Match and Move Time Windows
22.4.6
Modes of Operation Details
22.4.6.1
Freeze Mode
This mode is entered by asserting the HALT bit in the CAN
x
_MCR or when the MCU is put into debug
mode. In both cases it is also necessary that the FRZ bit is asserted in the CAN
x
_MCR. When freeze mode
is requested during transmission or reception, FlexCAN2 does the following:
•
Waits to be in either intermission, passive error, bus off or idle state
•
Waits for all internal activities like move in or move out to finish
•
Ignores the RX input pin and drives the TX pin as recessive
•
Stops the prescaler, thus halting all CAN protocol activities
•
Grants write access to the CAN
x
_ECR, which is read-only in other modes
•
Sets the NOTRDY and FRZACK bits in CAN
x
_MCR
After requesting freeze mode, the user must wait for the FRZACK bit to be asserted in CAN
x
_MCR before
executing any other action, otherwise FlexCAN2 can operate in an unpredictable way. In freeze mode, all
memory mapped registers are accessible.
Exiting freeze mode is done in one of the following ways:
•
CPU negates the FRZ bit in the CAN
x
_MCR.
•
The MCU exits debug mode and/or the HALT bit is negated.
After it is out of freeze mode, FlexCAN2 tries to re-synchronize to the CAN bus by waiting for 11
consecutive recessive bits.
22.4.6.2
Module Disabled Mode
This low power mode is entered when the CAN
x
_MCR[MDIS] bit is asserted. If the module is disabled
during freeze mode, it shuts down the clocks to the CPI and MBM sub-modules, sets the
CAN
x
_MCR[MDISACK] bit and negates the CAN
x
_MCR[FRZACK] bit. If the module is disabled
during transmission or reception, FlexCAN2 does the following:
•
Waits to be in either idle or bus off state, or else waits for the third bit of intermission and then
checks it to be recessive
•
Waits for all internal activities like move in or move out to finish
•
Ignores its RX input pin and drives its TX pin as recessive
•
Shuts down the clocks to the CPI and MBM sub-modules
•
Sets the NOTRDY and MDISACK bits in CAN
x
_MCR
CRC (15)
EOF (7)
Interim
Start Move
Matching/Arbitration Window (24 bits)
Move
(bit 6)
Window
Summary of Contents for MPC5553
Page 5: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 2 Freescale Semiconductor...
Page 21: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 xvi Freescale Semiconductor...
Page 47: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 1 26 Freescale Semiconductor...
Page 163: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 4 20 Freescale Semiconductor...
Page 179: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 5 16 Freescale Semiconductor...
Page 561: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 13 38 Freescale Semiconductor...
Page 615: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 14 54 Freescale Semiconductor...
Page 707: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 17 68 Freescale Semiconductor...
Page 755: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 18 48 Freescale Semiconductor...
Page 873: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 19 118 Freescale Semiconductor...
Page 984: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 Freescale Semiconductor 21 41...
Page 985: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 21 42 Freescale Semiconductor...
Page 1019: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 22 34 Freescale Semiconductor...
Page 1129: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 25 90 Freescale Semiconductor...