MPC5553/MPC5554 Microcontroller Reference Manual, Rev. 5
Freescale Semiconductor
24-9
24.4.3.1
Enabling the TAP Controller
The JTAGC TAP controller is enabled by setting JCOMP to a logic 1 value.
24.4.3.2
Selecting an IEEE 1149.1-2001 Register
Access to the JTAGC data registers is achieved by loading the instruction register with any of the JTAGC
instructions while the JTAGC is enabled. Instructions are shifted in via the select-ir-scan path and loaded
in the update-IR state. At this point, all data register access is performed via the select-dr-scan path.
The select-dr-scan path is used to read or write the register data by shifting in the data (lsb first) during the
shift-DR state. When reading a register, the register value is loaded into the IEEE 1149.1-2001 shifter
during the capture-DR state. When writing a register, the value is loaded from the IEEE 1149.1-2001
shifter to the register during the update-DR state. When reading a register, there is no requirement to shift
out the entire register contents. Shifting may be terminated after the required number of bits have been
acquired.
24.4.4
JTAGC Instructions
The JTAGC implements the IEEE 1149.1-2001 defined instructions listed in
. This section gives
an overview of each instruction, refer to the IEEE 1149.1-2001 standard for more details.
Table 24-3. JTAG Instructions
Instruction
Code[4:0]
Instruction Summary
IDCODE
00001
Selects device identification register for shift
SAMPLE/PRELOAD
00010
Selects boundary scan register for shifting, sampling, and
preloading without disturbing functional operation
SAMPLE
00011
Selects boundary scan register for shifting and sampling
without disturbing functional operation
EXTEST
00100
Selects boundary scan register while applying preloaded
values to output pins and asserting functional reset
HIGHZ
01001
Selects bypass register while three-stating all output pins and
asserting functional reset
CLAMP
01100
Selects bypass register while applying preloaded values to
output pins and asserting functional reset
ACCESS_AUX_TAP_NPC
10000
Grants the Nexus port controller (NPC) ownership of the TAP
ACCESS_AUX_TAP_ONCE
10001
Grants the Nexus e200z6 core interface (NZ6C3) ownership of
the TAP
ACCESS_AUX_TAP_eTPUN3
10010
Grants the Nexus dual-eTPU development interface (NDEDI)
ownership of the TAP
ACCESS_AUX_TAP_DMAN3
10011
Grants the Nexus crossbar DMA interface (NXDM) ownership
of the TAP
BYPASS
11111
Selects bypass register for data operations
Factory Debug Reserved
1
00101, 00110,
01010
Intended for factory debug only
Reserved
2
All Other Codes
Decoded to select bypass register
Summary of Contents for MPC5553
Page 5: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 2 Freescale Semiconductor...
Page 21: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 xvi Freescale Semiconductor...
Page 47: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 1 26 Freescale Semiconductor...
Page 163: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 4 20 Freescale Semiconductor...
Page 179: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 5 16 Freescale Semiconductor...
Page 561: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 13 38 Freescale Semiconductor...
Page 615: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 14 54 Freescale Semiconductor...
Page 707: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 17 68 Freescale Semiconductor...
Page 755: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 18 48 Freescale Semiconductor...
Page 873: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 19 118 Freescale Semiconductor...
Page 984: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 Freescale Semiconductor 21 41...
Page 985: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 21 42 Freescale Semiconductor...
Page 1019: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 22 34 Freescale Semiconductor...
Page 1129: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 25 90 Freescale Semiconductor...