MPC5553/MPC5554 Microcontroller Reference Manual, Rev. 5
18-36
Freescale Semiconductor
18.4.2.3.4
eTPU Channel Data Transfer Request Overflow Status Register
(ETPU_CDTROSR)
Data transfer request overflow status from all channels are grouped in ETPU_CDTROSR. The bits are
mirrored by the channels’ status/control registers. For more information on channel status registers and
data transfer request overflow, refer to
Section 18.4.2.4.3, “eTPU Channel n Status Control Register
,” and the eTPU reference manual.
NOTE
The host must write 1 to clear a data transfer request overflow status bit.
18.4.2.3.5
eTPU Channel Interrupt Enable Register (ETPU_CIER)
The host interrupt enable bits for all 32 channels are grouped in ETPU_CIER. The bits are mirrored by the
channel configuration registers. For more information on channel configuration registers and interrupt
enable, refer to
Section 18.4.2.4.2, “eTPU Channel n Configuration Register (ETPU_CnCR)
eTPU reference manual.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
DTROS
31
DTROS
30
DTROS
29
DTROS
28
DTROS
27
DTROS
26
DTROS
25
DTROS
24
DTROS
23
DTROS
22
DTROS
21
DTROS
20
DTROS
19
DTROS
18
DTROS
17
DTROS
16
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reg Addr
eTPU A: BASE + 0x0_0230 / eTPU B: BASE + 0x0_0234
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
DTROS
15
DTROS
14
DTROS
13
DTROS
12
DTROS
11
DTROS
10
DTROS
9
DTROS
8
DTROS
7
DTROS
6
DTROS
5
DTROS
4
DTROS
3
DTROS
2
DTROS
1
DTROS
0
W
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reg Addr
eTPU A: BASE + 0x0_0230 / eTPU B: BASE + 0x0_0234
Figure 18-17. eTPU Channel Data Transfer Request Overflow
Status Register (ETPU_CDTROSR)
Table 18-19. ETPU_CDTROSR Field Descriptions
Bits
Name
Description
0–31
DTROSn
Channel n data transfer request overflow status.
0 indicates that no data transfer request overflow occurred in the channel
1 indicates that a data transfer request overflow occurred in the channel.
To clear a status bit, the host must write 1 to it.
For details about data transfer request overflow, refer to the eTPU reference manual.
Summary of Contents for MPC5553
Page 5: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 2 Freescale Semiconductor...
Page 21: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 xvi Freescale Semiconductor...
Page 47: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 1 26 Freescale Semiconductor...
Page 163: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 4 20 Freescale Semiconductor...
Page 179: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 5 16 Freescale Semiconductor...
Page 561: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 13 38 Freescale Semiconductor...
Page 615: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 14 54 Freescale Semiconductor...
Page 707: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 17 68 Freescale Semiconductor...
Page 755: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 18 48 Freescale Semiconductor...
Page 873: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 19 118 Freescale Semiconductor...
Page 984: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 Freescale Semiconductor 21 41...
Page 985: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 21 42 Freescale Semiconductor...
Page 1019: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 22 34 Freescale Semiconductor...
Page 1129: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 25 90 Freescale Semiconductor...