Internal Memory Map
MPC561/MPC563 Reference Manual, Rev. 1.2
Freescale Semiconductor
B-11
0x30 400E
S
CFSR1_A
TPU3_A Channel Function Selection Register 1.
See <XrefBlue>Table 19-12 for bit descriptions.
16
2
S, M
0x30 4010
S
CFSR2_A
TPU3_A Channel Function Selection Register 2.
See <XrefBlue>Table 19-12 for bit descriptions.
16
2
S, M
0x30 4012
S
CFSR3_A
TPU3_A Channel Function Selection Register 3.
See <XrefBlue>Table 19-12 for bit descriptions.
16
2
S, M
0x30 4014
S/U
3
HSQR0_A
TPU3_A Host Sequence Register 0.
See <XrefBlue>Table 19-13 for bit descriptions.
16
2
S, M
0x30 4016
S/U
3
HSQR1_A
TPU3_A Host Sequence Register 1.
See <XrefBlue>Table 19-13 for bit descriptions.
16
2
S, M
0x30 4018
S/U3
HSRR0_A
TPU3_A Host Service Request Register 0.
See <XrefBlue>Table 19-14 for bit descriptions.
16
2
S, M
0x30 401A
S/U3
HSRR1_A
TPU3_A Host Service Request Register 1.
See <XrefBlue>Table 19-14 for bit descriptions.
16
2
S, M
0x30 401C
S
CPR0_A
TPU3_A Channel Priority Register 0.
See <XrefBlue>Table 19-15 for bit descriptions.
16
2
S, M
0x30 401E
S
CPR1_A
TPU3_A Channel Priority Register 1.
See <XrefBlue>Table 19-15 for bit descriptions.
16
2
S, M
0x30 4020
S
CISR_A
TPU3_A Channel Interrupt Status Register.
See <XrefBlue>Table 19-17 for bit descriptions.
16
S, M
0x30 4022
T
LR_A
TPU3_A Link Register
4
16
2
S, M
0x30 4024
T
SGLR_A
TPU3_A Service Grant Latch Register
4
16
2
S, M
0x30 4026
T
DCNR_A
TPU3_A Decoded Channel Number Register
4
16
2
S, M
0x30 4028
S
5
TPUMCR2_A
TPU3_A Module Configuration Register 2.
See <XrefBlue>Table 19-18 for bit descriptions.
16
2
S, M
0x30 402A
S
TPUMCR3_A
TPU3_A Module Configuration Register 3.
See <XrefBlue>Table 19-21 for bit descriptions.
16
2
S, M
0x30 402C
T
ISDR_A
TPU3_A Internal Scan Data Register
16, 32
2
—
0x30 402E
T
ISCR_A
TPU3_A Internal Scan Control Register
16, 32
2
—
0x30 4100 –
0x30 410F
S/U
3
—
TPU3_A Channel 0 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 4110 –
0x30 411F
S/U
3
—
TPU3_A Channel 1 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 4120 –
0x30 412F
S/U
3
—
TPU3_A Channel 2 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 4130 –
0x30 413F
S/U
3
—
TPU3_A Channel 3 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 4140 –
0x30 414F
S/U
3
—
TPU3_A Channel 4 Parameter Registers.
See
for more information.
16, 32
2
—
Table B-9. Time Processor Unit 3 A and B (TPU3 A and B) (continued)
Address
Access
Symbol
Register
Size
Reset
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...