Internal Memory Map
MPC561/MPC563 Reference Manual, Rev. 1.2
B-12
Freescale Semiconductor
0x30 4150 –
0x30 415F
S/U
3
—
TPU3_A Channel 5 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 4160 –
0x30 416F
S/U
3
—
TPU3_A Channel 6 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 4170 –
0x30 417F
S/U
3
—
TPU3_A Channel 7 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 4180 –
0x30 418F
S/U
3
—
TPU3_A Channel 8 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 4190 –
0x30 419F
S/U
3
—
TPU3_A Channel 9 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 41A0 –
0x30 41AF
S/U
3
—
TPU3_A Channel 10 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 41B0 –
0x30 41BF
S/U
3
—
TPU3_A Channel 11 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 41C0 –
0x30 41CF
S/U
3
—
TPU3_A Channel 11 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 41D0 –
0x30 41DF
S/U
3
—
TPU3_A Channel 11 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 41E0 –
0x30 41EF
S/U
3
—
TPU3_A Channel 14 Parameter Registers.
See
for more information.
16, 32
2
—
0x30 41F0 –
0x30 41FF
S/U
3
—
TPU3_A Channel 15 Parameter Registers.
See
for more information.
16, 32
2
—
TPU3_B
0x30 4400
1
S
1
TPUMCR_B
TPU3_B Module Configuration Register
16 only
S, M
0x30 4402
T
TCR_B
TPU3_B Test Configuration Register
16
S, M
0x30 4404
T
DSCR_B
TPU3_B Development Support Control Register
16
2
S, M
0x30 4406
T
DSSR_B
TPU3_B Development Support Status Register
16
2
S, M
0x30 4408
S
TICR_B
TPU3_B Interrupt Configuration Register
16
2
S, M
0x30 440A
S
CIER_B
TPU3_B Channel Interrupt Enable Register
16
2
S, M
0x30 440C
S
CFSR0_B
TPU3_B Channel Function Selection Register 0
16
2
S, M
0x30 440E
S
CFSR1_B
TPU3_B Channel Function Selection Register 1
16
2
S, M
0x30 4410
S
CFSR2_B
TPU3_B Channel Function Selection Register 2
16
2
S, M
0x30 4412
S
CFSR3_B
TPU3_B Channel Function Selection Register 3
16
2
S, M
0x30 4414
S/U
3
HSQR0_B
TPU3_B Host Sequence Register 0
16
2
S, M
0x30 4416
S/U
3
HSQR1_B
TPU3_B Host Sequence Register 1
16
2
S, M
0x30 4418
S/U
3
HSRR0_B
TPU3_B Host Service Request Register 0
16
2
S, M
0x30 441A
S/U
3
HSRR1_B
TPU3_B Host Service Request Register 1
16
2
S, M
Table B-9. Time Processor Unit 3 A and B (TPU3 A and B) (continued)
Address
Access
Symbol
Register
Size
Reset
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...