MPC561/MPC563 Reference Manual, Rev. 1.2
Freescale Semiconductor
RegIndex-1
A
Associated registers
B
BAR (breakpoint address register)
BBCMCR (BBC module configuration register)
BR0 - BR3 (emory controller base registers 0 -3)
Breakpoint counter B value and control register
(COUNTB)
C
CALRAM_OTR (CALRAM ownership trace register)
CFSR0 (TPU3 channel function select register 0)
CFSR1 (TPU3 channel function select register 1)
CFSR2 (TPU3 channel function select register 2)
CFSR3 (TPU3 channel function select register 3)
CIER (TPU3 channel interrupt enable register)
CISR (TPU3 channel interrupt status register)
CMPA-CMPD (comparator A-D value registers)
CMPE-CMPF (comparator E-F value registers)
CMPG-CMPH (comparator G-H value registers)
COLIR (change of lock interrupt register)
COUNTA (breakpoint counter A value and control regis-
ter)
COUNTB (breakpoint counter B value and control regis-
ter)
CPR0 (TPU3 channel priority register 0)
CPR1 (TPU3 channel priority register 1)
CRAM_RBAx (CALRAM region base address register)
CRAMMCR (CALRAM module configuration register)
CRAMOVL (CALRAM overlay configuration register)
D
DDRQA (QADC64E port A data direction registers)
DDRQS (PORTQS data direction register)
DEC (decrementer register)
DER (debug enable register)
DMBR (dual mapping base register)
DPDR (development port data register)
DPTRAM
module configuration register (DPTMCR)
ram base address register (RAMBAR)
DSCR (TPU3 development support control register)
DSSR (TPU3 development support status register)
Dual mapping option register
E
ECR (exception cause register)
EIBADR (external interrupt relocation table base address
register)
EMCR (external master control register)
G
General-Purpose I/O registers
GPDI (general-purpose data in register)
GPDO (general-purpose data out register)
H
HSQR0 (TPU3 host sequence register 0)
HSQR1 (TPU3 host sequence register 1)
HSSR0 (TPU3 host service request register 0)
HSSR1 (TPU3 host service request register 1)
I
ICTRL (I-bus support control register)
,
IMASK (interrupt mask register)
Internal memory map register
K
Keep alive power registers lock mechanism
L
L2U
global region attribute register (L2U_GRA)
module configuration register (L2U_MCR)
region attribute registers (L2U_RAx)
region base address registers (L2U_RBAx)
L2U_GRA (L2U global region attribute register)
L2U_MCR (L2U module configuration register)
L2U_RAx (L2U region X attribute register)
L2U_RBAx (L2U region x base address register)
LCTRL1 (L-bus support control register 1)
LCTRL1 (L-bus support control register 2)
LCTRL2 (L-bus support control register 2)
M
MBISM
interrupt registers
MCPSMCR (MCPSM status/control register)
MDASMSCR (MDASM status/control register)
MI_GRA (global regionattribute register)
Register Index
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...