Burst Buffer Controller 2 Module
MPC561/MPC563 Reference Manual, Rev. 1.2
Freescale Semiconductor
4-25
4.6.2.5
External Interrupt Relocation Table Base Address Register (EIBADR)
,
4.6.3
Decompressor Class Configuration Registers
Section A.4, “Decompressor Class Configuration Registers (DCCR0-15)
” for the registers of the
ICDU.
MSB
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16 17
18 19 20 21 22 23 24 25 26 27 28 29 30
LSB
31
Field
BA
—
HRESET
Unchanged
000_0000_0000
Figure 4-11. External Interrupt Relocation Table Base Address Register
(EIBADR)
Table 4-9. EIBADR External Interrupt Relocation Table Base Address Register Bit Descriptions
Bits
Name
Description
0:20
BA
External Interrupt Relocation Table Base Address bits [0:20]
21:31
—
Reserved. EIBADR must be set on a 4K page boundary.
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...