External Bus Interface
MPC561/MPC563 Reference Manual, Rev. 1.2
9-26
Freescale Semiconductor
Figure 9-17. Basic Flow Diagram of a Burst-Write Cycle
1
From external master
Figure 9-18. Burst-Write Cycle, 32-Bit Port Size, Zero Wait States
(Only for External Master Memory Controller Service Support)
ADDR[8:31]
MTS
BR
1
BG
1
BB
1
RD/
WR
1
BURST
1
TSIZ[0:1]
BDIP
1
Data
Data
Data
Data
is Sampled is Sampled is Sampled is Sampled
Last Beat
Will Drive Another Data
ADDR[28:29] = 00
O
O
O
O
O
O
O
O
CLKOUT
Data
TA
00
TS
1
No Data
Expected
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...