CAN 2.0B Controller Module
MPC561/MPC563 Reference Manual, Rev. 1.2
16-22
Freescale Semiconductor
S
0x30 7084(A)
0x30 7484(B)
0x30 7884(C)
TouCAN Interrupt Register (CANICR_x)
for bit descriptions.
S/U
0x30 7086(A)
0x30 7486(B)
0x30 7886(C)
Control Register 0 (CANCTRL0_x)
See
for bit descriptions.
Control Register 1 (CANCTRL1_x)
See
for bit descriptions.
S/U
0x30 7088(A)
0x30 7488(B)
0x30 7888(C)
Control and Prescaler
Divider Register (PRESDIV_x)
See
for bit descriptions.
Control Register 2 (CANCTRL2_x)
See
for bit descriptions.
S/U
0x30 708A(A)
0x30 748A(B)
0x30 788A(C)
Free-Running Timer Register (TIMER_x)
for bit descriptions.
—
0x30 708C – 0x30 708E(A)
0x30 748C – 0x30 748E(B)
0x30 788C – 0x30 788E(C)
Reserved
S/U
0x30 7090(A)
0x30 7490(B)
0x30 7890(C)
Receive Global Mask – High (RXGMSKHI_x)
for bit descriptions.
S/U
0x30 7092(A)
0x30 7492(B)
0x30 7892(C)
Receive Global Mask – Low (RXGMSKLO_x)
for bit descriptions.
S/U
0x30 7094(A)
0x30 7494(B)
0x30 7894(C)
Receive Buffer 14 Mask – High (RX14MSKHI_x)
See
Section 16.7.10, “Receive Buffer 14 Mask Registers (RX14MSKHI,
,” for bit descriptions.
S/U
0x30 7096(A)
0x30 7496(B)
0x30 7896(C)
Receive Buffer 14 Mask – Low (RX14MSKLO_x)
See
Section 16.7.10, “Receive Buffer 14 Mask Registers (RX14MSKHI,
,” for bit descriptions.
S/U
0x30 7098(A)
0x30 7498(B)
0x30 7898(C)
Receive Buffer 15 Mask – High (RX15MSKHI_x)
See
Section 16.7.11, “Receive Buffer 15 Mask Registers (RX15MSKHI,
,” for bit descriptions.
S/U
0x30 709A(A)
0x30 749A(B)
0x30 789A(C)
Receive Buffer 15 Mask – Low (RX15MSKLO_x)
See
Section 16.7.11, “Receive Buffer 15 Mask Registers (RX15MSKHI,
,” for bit descriptions.
—
0x30 709C – 0x30 709E(A)
0x30 749C– 0x30 749E(B)
0x30 789C – 0x30 789E(C)
Reserved
S/U
0x30 70A0(A)
0x30 74A0(B)
0x30 78A0(C)
Error and Status Register (ESTAT_x)
for bit descriptions.
S/U
0x30 70A2(A)
0x30 74A2(B)
0x30 78A2(C)
Interrupt Masks (IMASK_x)
for bit descriptions.
S/U
0x30 70A4(A)
0x30 74A4(B)
0x30 78A4(C)
Interrupt Flags (IFLAG_x)
for bit descriptions.
Table 16-10. TouCAN Register Map (continued)
Access
Address
MSB
0
LSB
15
Summary of Contents for MPC561
Page 84: ...MPC561 MPC563 Reference Manual Rev 1 2 lxxxiv Freescale Semiconductor...
Page 144: ...Signal Descriptions MPC561 MPC563 Reference Manual Rev 1 2 2 46 Freescale Semiconductor...
Page 206: ...Central Processing Unit MPC561 MPC563 Reference Manual Rev 1 2 3 62 Freescale Semiconductor...
Page 302: ...Reset MPC561 MPC563 Reference Manual Rev 1 2 7 14 Freescale Semiconductor...
Page 854: ...Time Processor Unit 3 MPC561 MPC563 Reference Manual Rev 1 2 19 24 Freescale Semiconductor...
Page 968: ...Development Support MPC561 MPC563 Reference Manual Rev 1 2 23 54 Freescale Semiconductor...
Page 1144: ...Internal Memory Map MPC561 MPC563 Reference Manual Rev 1 2 B 34 Freescale Semiconductor...
Page 1212: ...TPU3 ROM Functions MPC561 MPC563 Reference Manual Rev 1 2 D 60 Freescale Semiconductor...
Page 1216: ...Memory Access Timing MPC561 MPC563 Reference Manual Rev 1 2 E 4 Freescale Semiconductor...